blob: 02507297e1b6e4b3f5c50e39d8ea0017e9edcf47 [file] [log] [blame]
wdenkdc7c9a12003-03-26 06:55:25 +00001/*
2 * (C) Copyright 2002
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
5 *
6 * (C) Copyright 2002
7 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
8 * Alex Zuepke <azu@sysgo.de>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/*
30 * CPU specific code
31 */
32
33#include <common.h>
34#include <command.h>
wdenk85ec0bc2003-03-31 16:34:49 +000035#include <asm/io.h>
wdenkb783eda2003-06-25 22:26:29 +000036#include <asm/arch/hardware.h>
wdenkdc7c9a12003-03-26 06:55:25 +000037
38/* read co-processor 15, register #1 (control register) */
39static unsigned long read_p15_c1(void)
40{
41 unsigned long value;
42
43 __asm__ __volatile__(
44 "mrc p15, 0, %0, c1, c0, 0 @ read control reg\n"
45 : "=r" (value)
46 :
47 : "memory");
48 /*printf("p15/c1 is = %08lx\n", value); */
49 return value;
50}
51
52/* write to co-processor 15, register #1 (control register) */
53static void write_p15_c1(unsigned long value)
54{
55 /*printf("write %08lx to p15/c1\n", value); */
56 __asm__ __volatile__(
wdenk8bde7f72003-06-27 21:31:46 +000057 "mcr p15, 0, %0, c1, c0, 0 @ write it back\n"
wdenkdc7c9a12003-03-26 06:55:25 +000058 : "=r" (value)
59 :
60 : "memory");
61
62 read_p15_c1();
63}
64
65static void cp_delay(void)
66{
67 volatile int i;
68
69 /* copro seems to need some delay between reading and writing */
70 for (i=0; i<100; i++);
71}
72/* See also ARM Ref. Man. */
73#define C1_MMU (1<<0) /* mmu off/on */
74#define C1_ALIGN (1<<1) /* alignment faults off/on */
75#define C1_IDC (1<<2) /* icache and/or dcache off/on */
76#define C1_WRITE_BUFFER (1<<3) /* write buffer off/on */
77#define C1_BIG_ENDIAN (1<<7) /* big endian off/on */
78#define C1_SYS_PROT (1<<8) /* system protection */
79#define C1_ROM_PROT (1<<9) /* ROM protection */
80#define C1_HIGH_VECTORS (1<<13) /* location of vectors: low/high addresses */
81
82int cpu_init(void)
83{
wdenka8c7c702003-12-06 19:49:23 +000084 /*
85 * setup up stacks if necessary
86 */
wdenkdc7c9a12003-03-26 06:55:25 +000087#ifdef CONFIG_USE_IRQ
wdenka8c7c702003-12-06 19:49:23 +000088 DECLARE_GLOBAL_DATA_PTR;
89
wdenkf6e20fc2004-02-08 19:38:38 +000090 IRQ_STACK_START = _armboot_start - CFG_MALLOC_LEN - CFG_GBL_DATA_SIZE - 4;
wdenka8c7c702003-12-06 19:49:23 +000091 FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
wdenkdc7c9a12003-03-26 06:55:25 +000092#endif
wdenka8c7c702003-12-06 19:49:23 +000093 return 0;
wdenkdc7c9a12003-03-26 06:55:25 +000094}
95
96int cleanup_before_linux(void)
97{
98 /*
99 * this function is called just before we call linux
100 * it prepares the processor for linux
101 *
102 * we turn off caches etc ...
103 * and we set the CPU-speed to 73 MHz - see start.S for details
104 */
105
106 disable_interrupts();
107 return 0;
108}
109
110int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
111{
112
113#ifdef CFG_SOFT_RESET
114 extern void reset_cpu(ulong addr);
115
116 disable_interrupts();
117 reset_cpu(0);
118#else
119 AT91PS_USART us = AT91C_BASE_US1;
120 AT91PS_PIO pio = AT91C_BASE_PIOA;
121
122 /*shutdown the console to avoid strange chars during reset */
123 us->US_CR = (AT91C_US_RSTRX | AT91C_US_RSTTX);
124
125 /* Clear PA19 to trigger the hard reset */
126 pio->PIO_CODR = 0x00080000;
127 pio->PIO_OER = 0x00080000;
128 pio->PIO_PER = 0x00080000;
129 /* Never reached */
130#endif
131 return 0;
132}
133
134void icache_enable(void)
135{
136 ulong reg;
137 reg = read_p15_c1();
138 cp_delay();
139 write_p15_c1(reg | C1_IDC);
140}
141
142void icache_disable(void)
143{
144 ulong reg;
145 reg = read_p15_c1();
146 cp_delay();
147 write_p15_c1(reg & ~C1_IDC);
148}
149
150int icache_status(void)
151{
152 return (read_p15_c1() & C1_IDC) != 0;
153 return 0;
154}
155
156void dcache_enable(void)
157{
158 ulong reg;
159 reg = read_p15_c1();
160 cp_delay();
161 write_p15_c1(reg | C1_IDC);
162}
163
164void dcache_disable(void)
165{
166 ulong reg;
167 reg = read_p15_c1();
168 cp_delay();
169 write_p15_c1(reg & ~C1_IDC);
170}
171
172int dcache_status(void)
173{
174 return (read_p15_c1() & C1_IDC) != 0;
175 return 0;
176}