blob: bc0e00cadd9ad670e27ce07d5d83afc0d1f8c2e0 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiew4a442d32007-08-16 19:23:50 -05002/*
3 * Configuation settings for the Freescale MCF5329 FireEngine board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew4a442d32007-08-16 19:23:50 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5235EVB_H
14#define _M5235EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiew4a442d32007-08-16 19:23:50 -050020
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020021#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew4a442d32007-08-16 19:23:50 -050022
TsiChungLiew4a442d32007-08-16 19:23:50 -050023#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
24
TsiChungLiew4a442d32007-08-16 19:23:50 -050025#ifdef CONFIG_MCFFEC
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050026# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020027# define CONFIG_SYS_DISCOVER_PHY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020028/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
29# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew4a442d32007-08-16 19:23:50 -050030# define FECDUPLEX FULL
31# define FECSPEED _100BASET
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020032# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew4a442d32007-08-16 19:23:50 -050033#endif
34
35/* Timer */
36#define CONFIG_MCFTMR
TsiChungLiew4a442d32007-08-16 19:23:50 -050037
38/* I2C */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039#define CONFIG_SYS_I2C_PINMUX_REG (gpio->par_qspi)
40#define CONFIG_SYS_I2C_PINMUX_CLR ~(GPIO_PAR_FECI2C_SCL_MASK | GPIO_PAR_FECI2C_SDA_MASK)
41#define CONFIG_SYS_I2C_PINMUX_SET (GPIO_PAR_FECI2C_SCL_I2CSCL | GPIO_PAR_FECI2C_SDA_I2CSDA)
TsiChungLiew4a442d32007-08-16 19:23:50 -050042
Patrick Delaunayff07cc92021-10-04 11:59:50 +020043/* this must be included AFTER the definition of CONFIG COMMANDS (if any) */
TsiChungLiew4a442d32007-08-16 19:23:50 -050044#ifdef CONFIG_MCFFEC
TsiChungLiew4a442d32007-08-16 19:23:50 -050045# define CONFIG_IPADDR 192.162.1.2
46# define CONFIG_NETMASK 255.255.255.0
47# define CONFIG_SERVERIP 192.162.1.1
48# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew4a442d32007-08-16 19:23:50 -050049#endif /* FEC_ENET */
50
Mario Six5bc05432018-03-28 14:38:20 +020051#define CONFIG_HOSTNAME "M5235EVB"
TsiChungLiew4a442d32007-08-16 19:23:50 -050052#define CONFIG_EXTRA_ENV_SETTINGS \
53 "netdev=eth0\0" \
54 "loadaddr=10000\0" \
55 "u-boot=u-boot.bin\0" \
56 "load=tftp ${loadaddr) ${u-boot}\0" \
57 "upd=run load; run prog\0" \
58 "prog=prot off ffe00000 ffe3ffff;" \
59 "era ffe00000 ffe3ffff;" \
60 "cp.b ${loadaddr} ffe00000 ${filesize};"\
61 "save\0" \
62 ""
63
64#define CONFIG_PRAM 512 /* 512 KB */
TsiChungLiew4a442d32007-08-16 19:23:50 -050065
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_CLK 75000000
67#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
TsiChungLiew4a442d32007-08-16 19:23:50 -050068
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_MBAR 0x40000000
TsiChungLiew4a442d32007-08-16 19:23:50 -050070
71/*
72 * Low Level Configuration Settings
73 * (address mappings, register initial values, etc.)
74 * You should know what you are doing if you make changes here.
75 */
76/*-----------------------------------------------------------------------
77 * Definitions for initial stack pointer and data area (in DPRAM)
78 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020080#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#define CONFIG_SYS_INIT_RAM_CTRL 0x21
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020082#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE - 0x10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew4a442d32007-08-16 19:23:50 -050084
85/*-----------------------------------------------------------------------
86 * Start addresses for the final memory configuration
87 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew4a442d32007-08-16 19:23:50 -050089 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_SDRAM_BASE 0x00000000
91#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChungLiew4a442d32007-08-16 19:23:50 -050092
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
94#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiew4a442d32007-08-16 19:23:50 -050095
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiew4a442d32007-08-16 19:23:50 -050097
98/*
99 * For booting Linux, the board info and command line data
100 * have to be in the first 8 MB of memory, since this is
101 * the maximum mapped by the Linux kernel during initialization ??
102 */
103/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000105#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew4a442d32007-08-16 19:23:50 -0500106
107/*-----------------------------------------------------------------------
108 * FLASH organization
109 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500112#ifdef NORFLASH_PS32BIT
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
TsiChungLiew4a442d32007-08-16 19:23:50 -0500114#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChungLiew4a442d32007-08-16 19:23:50 -0500116#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500118#endif
119
TsiChung Liew012522f2008-10-21 10:03:07 +0000120#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
TsiChungLiew4a442d32007-08-16 19:23:50 -0500121
122/* Configuration for environment
123 * Environment is embedded in u-boot in the second sector of the flash
124 */
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200125
126#define LDS_BOARD_TEXT \
127 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass0649cd02017-08-03 12:21:49 -0600128 env/embedded.o(.text);
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200129
TsiChungLiew4a442d32007-08-16 19:23:50 -0500130/*-----------------------------------------------------------------------
131 * Cache Configuration
132 */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500133
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600134#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200135 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600136#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200137 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600138#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV)
139#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
140 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
141 CF_ACR_EN | CF_ACR_SM_ALL)
142#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
143 CF_CACR_CEIB | CF_CACR_DCM | \
144 CF_CACR_EUSP)
145
TsiChungLiew4a442d32007-08-16 19:23:50 -0500146/*-----------------------------------------------------------------------
147 * Chipselect bank definitions
148 */
149/*
150 * CS0 - NOR Flash 1, 2, 4, or 8MB
151 * CS1 - Available
152 * CS2 - Available
153 * CS3 - Available
154 * CS4 - Available
155 * CS5 - Available
156 * CS6 - Available
157 * CS7 - Available
158 */
159#ifdef NORFLASH_PS32BIT
TsiChung Liew012522f2008-10-21 10:03:07 +0000160# define CONFIG_SYS_CS0_BASE 0xFFC00000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161# define CONFIG_SYS_CS0_MASK 0x003f0001
TsiChung Liew012522f2008-10-21 10:03:07 +0000162# define CONFIG_SYS_CS0_CTRL 0x00001D00
TsiChungLiew4a442d32007-08-16 19:23:50 -0500163#else
TsiChung Liew012522f2008-10-21 10:03:07 +0000164# define CONFIG_SYS_CS0_BASE 0xFFE00000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165# define CONFIG_SYS_CS0_MASK 0x001f0001
TsiChung Liew012522f2008-10-21 10:03:07 +0000166# define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChungLiew4a442d32007-08-16 19:23:50 -0500167#endif
168
169#endif /* _M5329EVB_H */