Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Dinh Nguyen | 7775440 | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 2 | /* |
Ley Foon Tan | d1c559a | 2017-04-26 02:44:36 +0800 | [diff] [blame] | 3 | * Copyright (C) 2012-2017 Altera Corporation <www.altera.com> |
Dinh Nguyen | 7775440 | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <common.h> |
| 7 | #include <asm/io.h> |
Dinh Nguyen | bd48c06 | 2015-08-01 03:42:10 +0200 | [diff] [blame] | 8 | #include <errno.h> |
Marek Vasut | 6ab00db | 2015-07-25 19:33:56 +0200 | [diff] [blame] | 9 | #include <fdtdec.h> |
Masahiro Yamada | b08c8c4 | 2018-03-05 01:20:11 +0900 | [diff] [blame] | 10 | #include <linux/libfdt.h> |
Pavel Machek | 230fe9b | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 11 | #include <altera.h> |
Pavel Machek | 99b9710 | 2014-07-14 14:14:17 +0200 | [diff] [blame] | 12 | #include <miiphy.h> |
| 13 | #include <netdev.h> |
Stefan Roese | d0e932d | 2014-12-19 13:49:10 +0100 | [diff] [blame] | 14 | #include <watchdog.h> |
Ley Foon Tan | d1c559a | 2017-04-26 02:44:36 +0800 | [diff] [blame] | 15 | #include <asm/arch/misc.h> |
Pavel Machek | de6da92 | 2014-09-09 14:03:28 +0200 | [diff] [blame] | 16 | #include <asm/arch/reset_manager.h> |
Dinh Nguyen | bd48c06 | 2015-08-01 03:42:10 +0200 | [diff] [blame] | 17 | #include <asm/arch/scan_manager.h> |
Pavel Machek | 45d6e67 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 18 | #include <asm/arch/system_manager.h> |
Marek Vasut | 60d804c | 2014-09-15 03:58:22 +0200 | [diff] [blame] | 19 | #include <asm/arch/nic301.h> |
Pavel Machek | 13e81d4 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 20 | #include <asm/arch/scu.h> |
Marek Vasut | 60d804c | 2014-09-15 03:58:22 +0200 | [diff] [blame] | 21 | #include <asm/pl310.h> |
Dinh Nguyen | 7775440 | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 22 | |
| 23 | DECLARE_GLOBAL_DATA_PTR; |
| 24 | |
Ley Foon Tan | 5fb033a | 2018-05-18 22:05:25 +0800 | [diff] [blame] | 25 | #ifdef CONFIG_SYS_L2_PL310 |
Ley Foon Tan | d1c559a | 2017-04-26 02:44:36 +0800 | [diff] [blame] | 26 | static const struct pl310_regs *const pl310 = |
Marek Vasut | 60d804c | 2014-09-15 03:58:22 +0200 | [diff] [blame] | 27 | (struct pl310_regs *)CONFIG_SYS_PL310_BASE; |
Ley Foon Tan | 5fb033a | 2018-05-18 22:05:25 +0800 | [diff] [blame] | 28 | #endif |
Ley Foon Tan | d1c559a | 2017-04-26 02:44:36 +0800 | [diff] [blame] | 29 | |
| 30 | struct bsel bsel_str[] = { |
| 31 | { "rsvd", "Reserved", }, |
| 32 | { "fpga", "FPGA (HPS2FPGA Bridge)", }, |
| 33 | { "nand", "NAND Flash (1.8V)", }, |
| 34 | { "nand", "NAND Flash (3.0V)", }, |
| 35 | { "sd", "SD/MMC External Transceiver (1.8V)", }, |
| 36 | { "sd", "SD/MMC Internal Transceiver (3.0V)", }, |
| 37 | { "qspi", "QSPI Flash (1.8V)", }, |
| 38 | { "qspi", "QSPI Flash (3.0V)", }, |
| 39 | }; |
Pavel Machek | 45d6e67 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 40 | |
Dinh Nguyen | 7775440 | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 41 | int dram_init(void) |
| 42 | { |
| 43 | gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE); |
| 44 | return 0; |
| 45 | } |
Chin Liang See | 23f23f2 | 2014-06-10 02:23:45 -0500 | [diff] [blame] | 46 | |
Marek Vasut | 4ab333b | 2014-09-21 13:57:40 +0200 | [diff] [blame] | 47 | void enable_caches(void) |
| 48 | { |
| 49 | #ifndef CONFIG_SYS_ICACHE_OFF |
| 50 | icache_enable(); |
| 51 | #endif |
| 52 | #ifndef CONFIG_SYS_DCACHE_OFF |
| 53 | dcache_enable(); |
| 54 | #endif |
| 55 | } |
| 56 | |
Ley Foon Tan | 5fb033a | 2018-05-18 22:05:25 +0800 | [diff] [blame] | 57 | #ifdef CONFIG_SYS_L2_PL310 |
Dinh Nguyen | 8d8e13e | 2015-10-15 10:13:36 -0500 | [diff] [blame] | 58 | void v7_outer_cache_enable(void) |
| 59 | { |
Marek Vasut | 0780697 | 2015-12-20 04:00:09 +0100 | [diff] [blame] | 60 | /* Disable the L2 cache */ |
| 61 | clrbits_le32(&pl310->pl310_ctrl, L2X0_CTRL_EN); |
Dinh Nguyen | 8d8e13e | 2015-10-15 10:13:36 -0500 | [diff] [blame] | 62 | |
| 63 | /* enable BRESP, instruction and data prefetch, full line of zeroes */ |
| 64 | setbits_le32(&pl310->pl310_aux_ctrl, |
| 65 | L310_AUX_CTRL_DATA_PREFETCH_MASK | |
| 66 | L310_AUX_CTRL_INST_PREFETCH_MASK | |
| 67 | L310_SHARED_ATT_OVERRIDE_ENABLE); |
Marek Vasut | 0780697 | 2015-12-20 04:00:09 +0100 | [diff] [blame] | 68 | |
| 69 | /* Enable the L2 cache */ |
| 70 | setbits_le32(&pl310->pl310_ctrl, L2X0_CTRL_EN); |
| 71 | } |
| 72 | |
| 73 | void v7_outer_cache_disable(void) |
| 74 | { |
| 75 | /* Disable the L2 cache */ |
| 76 | clrbits_le32(&pl310->pl310_ctrl, L2X0_CTRL_EN); |
Dinh Nguyen | 8d8e13e | 2015-10-15 10:13:36 -0500 | [diff] [blame] | 77 | } |
Ley Foon Tan | 5fb033a | 2018-05-18 22:05:25 +0800 | [diff] [blame] | 78 | #endif |
Dinh Nguyen | 8d8e13e | 2015-10-15 10:13:36 -0500 | [diff] [blame] | 79 | |
Chin Liang See | 23f23f2 | 2014-06-10 02:23:45 -0500 | [diff] [blame] | 80 | #if defined(CONFIG_SYS_CONSOLE_IS_IN_ENV) && \ |
| 81 | defined(CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE) |
| 82 | int overwrite_console(void) |
| 83 | { |
| 84 | return 0; |
| 85 | } |
| 86 | #endif |
| 87 | |
Pavel Machek | 230fe9b | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 88 | #ifdef CONFIG_FPGA |
| 89 | /* |
| 90 | * FPGA programming support for SoC FPGA Cyclone V |
| 91 | */ |
| 92 | static Altera_desc altera_fpga[] = { |
| 93 | { |
| 94 | /* Family */ |
| 95 | Altera_SoCFPGA, |
| 96 | /* Interface type */ |
| 97 | fast_passive_parallel, |
| 98 | /* No limitation as additional data will be ignored */ |
| 99 | -1, |
| 100 | /* No device function table */ |
| 101 | NULL, |
| 102 | /* Base interface address specified in driver */ |
| 103 | NULL, |
| 104 | /* No cookie implementation */ |
| 105 | 0 |
| 106 | }, |
| 107 | }; |
| 108 | |
| 109 | /* add device descriptor to FPGA device table */ |
Ley Foon Tan | d1c559a | 2017-04-26 02:44:36 +0800 | [diff] [blame] | 110 | void socfpga_fpga_add(void) |
Pavel Machek | 230fe9b | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 111 | { |
| 112 | int i; |
| 113 | fpga_init(); |
| 114 | for (i = 0; i < ARRAY_SIZE(altera_fpga); i++) |
| 115 | fpga_add(fpga_altera, &altera_fpga[i]); |
| 116 | } |
Pavel Machek | 230fe9b | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 117 | #endif |
| 118 | |
Pavel Machek | de6da92 | 2014-09-09 14:03:28 +0200 | [diff] [blame] | 119 | int arch_cpu_init(void) |
| 120 | { |
Stefan Roese | d0e932d | 2014-12-19 13:49:10 +0100 | [diff] [blame] | 121 | #ifdef CONFIG_HW_WATCHDOG |
| 122 | /* |
| 123 | * In case the watchdog is enabled, make sure to (re-)configure it |
| 124 | * so that the defined timeout is valid. Otherwise the SPL (Perloader) |
| 125 | * timeout value is still active which might too short for Linux |
| 126 | * booting. |
| 127 | */ |
| 128 | hw_watchdog_init(); |
| 129 | #else |
Pavel Machek | de6da92 | 2014-09-09 14:03:28 +0200 | [diff] [blame] | 130 | /* |
| 131 | * If the HW watchdog is NOT enabled, make sure it is not running, |
| 132 | * for example because it was enabled in the preloader. This might |
| 133 | * trigger a watchdog-triggered reboot of Linux kernel later. |
Marek Vasut | a71df7a | 2015-07-09 02:51:56 +0200 | [diff] [blame] | 134 | * Toggle watchdog reset, so watchdog in not running state. |
Pavel Machek | de6da92 | 2014-09-09 14:03:28 +0200 | [diff] [blame] | 135 | */ |
Marek Vasut | a71df7a | 2015-07-09 02:51:56 +0200 | [diff] [blame] | 136 | socfpga_per_reset(SOCFPGA_RESET(L4WD0), 1); |
| 137 | socfpga_per_reset(SOCFPGA_RESET(L4WD0), 0); |
Pavel Machek | de6da92 | 2014-09-09 14:03:28 +0200 | [diff] [blame] | 138 | #endif |
Stefan Roese | d0e932d | 2014-12-19 13:49:10 +0100 | [diff] [blame] | 139 | |
Pavel Machek | de6da92 | 2014-09-09 14:03:28 +0200 | [diff] [blame] | 140 | return 0; |
| 141 | } |
Marek Vasut | 32f9975 | 2018-04-23 22:49:31 +0200 | [diff] [blame] | 142 | |
| 143 | #ifdef CONFIG_ETH_DESIGNWARE |
| 144 | static int dwmac_phymode_to_modereg(const char *phymode, u32 *modereg) |
| 145 | { |
| 146 | if (!phymode) |
| 147 | return -EINVAL; |
| 148 | |
| 149 | if (!strcmp(phymode, "mii") || !strcmp(phymode, "gmii")) { |
| 150 | *modereg = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII; |
| 151 | return 0; |
| 152 | } |
| 153 | |
| 154 | if (!strcmp(phymode, "rgmii")) { |
| 155 | *modereg = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII; |
| 156 | return 0; |
| 157 | } |
| 158 | |
| 159 | if (!strcmp(phymode, "rmii")) { |
| 160 | *modereg = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RMII; |
| 161 | return 0; |
| 162 | } |
| 163 | |
| 164 | return -EINVAL; |
| 165 | } |
| 166 | |
| 167 | int socfpga_eth_reset_common(void (*resetfn)(const u8 of_reset_id, |
| 168 | const u8 phymode)) |
| 169 | { |
| 170 | const void *fdt = gd->fdt_blob; |
| 171 | struct fdtdec_phandle_args args; |
| 172 | const char *phy_mode; |
| 173 | u32 phy_modereg; |
| 174 | int nodes[2]; /* Max. two GMACs */ |
| 175 | int ret, count; |
| 176 | int i, node; |
| 177 | |
| 178 | count = fdtdec_find_aliases_for_id(fdt, "ethernet", |
| 179 | COMPAT_ALTERA_SOCFPGA_DWMAC, |
| 180 | nodes, ARRAY_SIZE(nodes)); |
| 181 | for (i = 0; i < count; i++) { |
| 182 | node = nodes[i]; |
| 183 | if (node <= 0) |
| 184 | continue; |
| 185 | |
| 186 | ret = fdtdec_parse_phandle_with_args(fdt, node, "resets", |
| 187 | "#reset-cells", 1, 0, |
| 188 | &args); |
| 189 | if (ret || (args.args_count != 1)) { |
| 190 | debug("GMAC%i: Failed to parse DT 'resets'!\n", i); |
| 191 | continue; |
| 192 | } |
| 193 | |
| 194 | phy_mode = fdt_getprop(fdt, node, "phy-mode", NULL); |
| 195 | ret = dwmac_phymode_to_modereg(phy_mode, &phy_modereg); |
| 196 | if (ret) { |
| 197 | debug("GMAC%i: Failed to parse DT 'phy-mode'!\n", i); |
| 198 | continue; |
| 199 | } |
| 200 | |
| 201 | resetfn(args.args[0], phy_modereg); |
| 202 | } |
| 203 | |
| 204 | return 0; |
| 205 | } |
| 206 | #endif |
Ley Foon Tan | 10f9e4b | 2018-05-24 00:17:23 +0800 | [diff] [blame] | 207 | |
| 208 | #ifndef CONFIG_SPL_BUILD |
| 209 | static int do_bridge(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]) |
| 210 | { |
| 211 | if (argc != 2) |
| 212 | return CMD_RET_USAGE; |
| 213 | |
| 214 | argv++; |
| 215 | |
| 216 | switch (*argv[0]) { |
| 217 | case 'e': /* Enable */ |
| 218 | do_bridge_reset(1); |
| 219 | break; |
| 220 | case 'd': /* Disable */ |
| 221 | do_bridge_reset(0); |
| 222 | break; |
| 223 | default: |
| 224 | return CMD_RET_USAGE; |
| 225 | } |
| 226 | |
| 227 | return 0; |
| 228 | } |
| 229 | |
Ley Foon Tan | 0bc28b7 | 2018-05-24 00:17:30 +0800 | [diff] [blame^] | 230 | U_BOOT_CMD(bridge, 2, 1, do_bridge, |
| 231 | "SoCFPGA HPS FPGA bridge control", |
| 232 | "enable - Enable HPS-to-FPGA, FPGA-to-HPS, LWHPS-to-FPGA bridges\n" |
| 233 | "bridge disable - Enable HPS-to-FPGA, FPGA-to-HPS, LWHPS-to-FPGA bridges\n" |
| 234 | "" |
Ley Foon Tan | 10f9e4b | 2018-05-24 00:17:23 +0800 | [diff] [blame] | 235 | ); |
| 236 | |
| 237 | #endif |