blob: c6b4d3002b782d3c00bfd1bfddda160f57723a80 [file] [log] [blame]
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +02001/*
2 * (C) Copyright 2006
3 * Markus Klotzbuecher, DENX Software Engineering, mk@denx.de
4 *
5 * Configuation settings for the SPC1920 board.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#ifndef __H
24#define __CONFIG_H
25
26#define CONFIG_SPC1920 1 /* SPC1920 board */
27#define CONFIG_MPC885 1 /* MPC885 CPU */
28
29#define CONFIG_8xx_CONS_SMC1 /* Console is on SMC1 */
30#undef CONFIG_8xx_CONS_SMC2
31#undef CONFIG_8xx_CONS_NONE
32
33#define CONFIG_MII
34/* #define MII_DEBUG */
35/* #define CONFIG_FEC_ENET */
36#undef CONFIG_ETHER_ON_FEC1
37#define CONFIG_ETHER_ON_FEC2
38#define FEC_ENET
39/* #define CONFIG_FEC2_PHY_NORXERR */
40/* #define CFG_DISCOVER_PHY */
41/* #define CONFIG_PHY_ADDR 0x1 */
42#define CONFIG_FEC2_PHY 1
43
44#define CONFIG_BAUDRATE 19200
45
46/* use PLD CLK4 instead of brg */
Markus Klotzbuecher81395672007-01-09 14:57:11 +010047#define CFG_SPC1920_SMC1_CLK4
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +020048
49#define CONFIG_8xx_OSCLK 10000000 /* 10 MHz oscillator on EXTCLK */
50#define CONFIG_8xx_CPUCLK_DEFAULT 50000000
51#define CFG_8xx_CPUCLK_MIN 40000000
52#define CFG_8xx_CPUCLK_MAX 133000000
53
54#define CFG_RESET_ADDRESS 0xf8000000
55
56#define CONFIG_BOARD_EARLY_INIT_F
57
58
59#if 1
60#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
61#else
62#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
63#endif
64
65#define CONFIG_ENV_OVERWRITE
66
67#define CONFIG_NFSBOOTCOMMAND \
68 "dhcp;" \
69 "setenv bootargs root=/dev/nfs rw nfsroot=$rootpath " \
70 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:eth0:off;" \
71 "bootm"
72
73#define CONFIG_BOOTCOMMAND \
74 "setenv bootargs root=/dev/mtdblock2 rw mtdparts=phys:1280K(ROM)ro,-(root) "\
75 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:eth0:off;" \
76 "bootm fe080000"
77
78#undef CONFIG_BOOTARGS
79
80#undef CONFIG_WATCHDOG /* watchdog disabled */
81#define CONFIG_BZIP2 /* include support for bzip2 compressed images */
82
83#ifndef CONFIG_COMMANDS
84#define CONFIG_COMMANDS (CONFIG_CMD_DFL \
85 | CFG_CMD_ASKENV \
Markus Klotzbuecher0be62722007-01-09 14:57:12 +010086 | CFG_CMD_DATE \
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +020087 | CFG_CMD_ECHO \
88 | CFG_CMD_IMMAP \
89 | CFG_CMD_JFFS2 \
90 | CFG_CMD_PING \
91 | CFG_CMD_DHCP \
92 | CFG_CMD_IMMAP \
Markus Klotzbuecherd8d9de12007-01-09 14:57:10 +010093 | CFG_CMD_I2C \
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +020094 | CFG_CMD_MII)
95 /* & ~( CFG_CMD_NET)) */
96
97
98#endif /* !CONFIG_COMMANDS */
99
100/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
101#include <cmd_confdefs.h>
102
103/*
104 * Miscellaneous configurable options
105 */
106#define CFG_LONGHELP /* undef to save memory */
107#define CFG_PROMPT "=>" /* Monitor Command Prompt */
108#define CFG_HUSH_PARSER
109#define CFG_PROMPT_HUSH_PS2 "> "
110
111#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
112#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
113#else
114#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
115#endif
116
117#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* Print Buffer Size */
118#define CFG_MAXARGS 16 /* max number of command args */
119#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
120
121#define CFG_LOAD_ADDR 0x00100000
122
123#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
124
125#define CFG_BAUDRATE_TABLE { 2400, 4800, 9600, 19200 }
126
127/*
128 * Low Level Configuration Settings
129 * (address mappings, register initial values, etc.)
130 * You should know what you are doing if you make changes here.
131 */
132
133/*-----------------------------------------------------------------------
134 * Internal Memory Mapped Register
135 */
136#define CFG_IMMR 0xF0000000
137
138/*-----------------------------------------------------------------------
139 * Definitions for initial stack pointer and data area (in DPRAM)
140 */
141#define CFG_INIT_RAM_ADDR CFG_IMMR
142#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
143#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
144#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
145#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
146
147/*-----------------------------------------------------------------------
148 * Start addresses for the final memory configuration
149 * (Set up by the startup code)
150 * Please note that CFG_SDRAM_BASE _must_ start at 0
151 */
152#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
153#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
154
155/*
156 * For booting Linux, the board info and command line data
157 * have to be in the first 8 MB of memory, since this is
158 * the maximum mapped by the Linux kernel during initialization.
159 */
160#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
161
162#define CFG_MONITOR_BASE TEXT_BASE
163#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 KB for monitor */
164
165#ifdef CONFIG_BZIP2
166#define CFG_MALLOC_LEN (2500 << 10) /* Reserve ~2.5 MB for malloc() */
167#else
168#define CFG_MALLOC_LEN (384 << 10) /* Reserve 384 kB for malloc() */
169#endif /* CONFIG_BZIP2 */
170
171#define CFG_ALLOC_DPRAM 1 /* use allocation routines */
172
173/*
174 * Flash
175 */
176/*-----------------------------------------------------------------------
177 * Flash organisation
178 */
179#define CFG_FLASH_BASE 0xFE000000
180#define CFG_FLASH_CFI /* The flash is CFI compatible */
181#define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
182#define CFG_MAX_FLASH_BANKS 1 /* Max number of flash banks */
183#define CFG_MAX_FLASH_SECT 128 /* Max num of sects on one chip */
184
185/* Environment is in flash */
186#define CFG_ENV_IS_IN_FLASH
187#define CFG_ENV_SECT_SIZE 0x40000 /* We use one complete sector */
188#define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
189
190#define CONFIG_ENV_OVERWRITE
191
192/*-----------------------------------------------------------------------
193 * Cache Configuration
194 */
195#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
196#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
197
Markus Klotzbuecher0be62722007-01-09 14:57:12 +0100198#ifdef CFG_CMD_DATE
199# define CONFIG_RTC_DS3231
200# define CFG_I2C_RTC_ADDR 0x68
201#endif
202
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200203/*-----------------------------------------------------------------------
204 * I2C configuration
205 */
206#if (CONFIG_COMMANDS & CFG_CMD_I2C)
Markus Klotzbuecher3f34f862007-01-09 14:57:10 +0100207/* enable I2C and select the hardware/software driver */
208#undef CONFIG_HARD_I2C /* I2C with hardware support */
209#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
210
211#define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
212#define CFG_I2C_SLAVE 0xFE
213
214#ifdef CONFIG_SOFT_I2C
215/*
216 * Software (bit-bang) I2C driver configuration
217 */
218#define PB_SCL 0x00000020 /* PB 26 */
219#define PB_SDA 0x00000010 /* PB 27 */
220
221#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
222#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
223#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
224#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
225#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
Markus Klotzbuecherd8d9de12007-01-09 14:57:10 +0100226 else immr->im_cpm.cp_pbdat &= ~PB_SDA
Markus Klotzbuecher3f34f862007-01-09 14:57:10 +0100227#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
Markus Klotzbuecherd8d9de12007-01-09 14:57:10 +0100228 else immr->im_cpm.cp_pbdat &= ~PB_SCL
Markus Klotzbuecher3f34f862007-01-09 14:57:10 +0100229#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
230#endif /* CONFIG_SOFT_I2C */
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200231#endif
232
233/*-----------------------------------------------------------------------
234 * SYPCR - System Protection Control 11-9
235 * SYPCR can only be written once after reset!
236 *-----------------------------------------------------------------------
237 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
238 */
239#if defined(CONFIG_WATCHDOG)
240#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
241 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
242#else
243#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
244#endif
245
246/*-----------------------------------------------------------------------
247 * SIUMCR - SIU Module Configuration 11-6
248 *-----------------------------------------------------------------------
249 * PCMCIA config., multi-function pin tri-state
250 */
251#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
252
253/*-----------------------------------------------------------------------
254 * TBSCR - Time Base Status and Control 11-26
255 *-----------------------------------------------------------------------
256 * Clear Reference Interrupt Status, Timebase freezing enabled
257 */
258#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
259
260/*-----------------------------------------------------------------------
261 * PISCR - Periodic Interrupt Status and Control 11-31
262 *-----------------------------------------------------------------------
263 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
264 */
265#define CFG_PISCR (PISCR_PS | PISCR_PITF)
266
267/*-----------------------------------------------------------------------
268 * SCCR - System Clock and reset Control Register 15-27
269 *-----------------------------------------------------------------------
270 * Set clock output, timebase and RTC source and divider,
271 * power management and some other internal clocks
272 */
273#define SCCR_MASK SCCR_EBDF11
274/* #define CFG_SCCR SCCR_TBS */
275#define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
276 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
277 SCCR_DFALCD00)
278
279/*-----------------------------------------------------------------------
280 * DER - Debug Enable Register
281 *-----------------------------------------------------------------------
282 * Set to zero to prevent the processor from entering debug mode
283 */
284#define CFG_DER 0
285
286
287/* Because of the way the 860 starts up and assigns CS0 the entire
288 * address space, we have to set the memory controller differently.
289 * Normally, you write the option register first, and then enable the
290 * chip select by writing the base register. For CS0, you must write
291 * the base register first, followed by the option register.
292 */
293
294
295/*
296 * Init Memory Controller:
297 */
298
299/* BR0 and OR0 (FLASH) */
300#define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
301
302
303/* used to re-map FLASH both when starting from SRAM or FLASH:
304 * restrict access enough to keep SRAM working (if any)
305 * but not too much to meddle with FLASH accesses
306 */
307#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
308#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
309
310/*
311 * FLASH timing:
312 */
313#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
314 OR_SCY_3_CLK | OR_EHTR | OR_BI)
315
316#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
317#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
318#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
319
320
321/*
322 * SDRAM CS1 UPMB
323 */
324#define CFG_SDRAM_BASE 0x00000000
325#define CFG_SDRAM_BASE_PRELIM CFG_SDRAM_BASE
326#define SDRAM_MAX_SIZE 0x4000000 /* max 64 MB */
327
328#define CFG_PRELIM_OR1_AM 0xF0000000
329/* #define CFG_OR1_TIMING OR_CSNT_SAM/\* | OR_G5LS /\\* *\\/ *\/ */
330#define SDRAM_TIMING OR_SCY_0_CLK /* SDRAM-Timing */
331
332#define CFG_OR1_PRELIM (CFG_PRELIM_OR1_AM | OR_CSNT_SAM | OR_G5LS | SDRAM_TIMING)
333#define CFG_BR1_PRELIM ((CFG_SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMB | BR_V)
334
335/* #define CFG_OR1_FINAL ((CFG_OR1_AM & OR_AM_MSK) | CFG_OR1_TIMING) */
336/* #define CFG_BR1_FINAL ((CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMB | BR_V) */
337
338#define CFG_PTB_PER_CLK ((4096 * 16 * 1000) / (4 * 64))
339#define CFG_PTA_PER_CLK 195
340#define CFG_MBMR_PTB 195
341#define CFG_MPTPR MPTPR_PTP_DIV16
342#define CFG_MAR 0x88
343
344#define CFG_MBMR_8COL ((CFG_MBMR_PTB << MBMR_PTB_SHIFT) | \
345 MBMR_AMB_TYPE_0 | \
346 MBMR_G0CLB_A10 | \
347 MBMR_DSB_1_CYCL | \
348 MBMR_RLFB_1X | \
349 MBMR_WLFB_1X | \
350 MBMR_TLFB_4X) /* 0x04804114 */ /* 0x10802114 */
351
352#define CFG_MBMR_9COL ((CFG_MBMR_PTB << MBMR_PTB_SHIFT) | \
353 MBMR_AMB_TYPE_1 | \
354 MBMR_G0CLB_A10 | \
355 MBMR_DSB_1_CYCL | \
356 MBMR_RLFB_1X | \
357 MBMR_WLFB_1X | \
358 MBMR_TLFB_4X) /* 0x04804114 */ /* 0x10802114 */
359
360
Markus Klotzbuecherd28707d2007-01-09 14:57:10 +0100361/*
362 * DSP Host Port Interface CS3
363 */
364#define CFG_SPC1920_HPI_BASE 0x90000000
365#define CFG_PRELIM_OR3_AM 0xF0000000
366
367#define CFG_OR3_PRELIM (CFG_PRELIM_OR3_AM | \
368 OR_G5LS | \
369 OR_SCY_0_CLK | \
370 OR_BI)
371
372#define CFG_BR3_PRELIM ((CFG_SPC1920_HPI_BASE & BR_BA_MSK) | \
373 BR_MS_UPMA | \
374 BR_PS_16 | \
375 BR_V);
376
377#define CFG_MAMR (MAMR_GPL_A4DIS | \
378 MAMR_RLFA_5X | \
379 MAMR_WLFA_5X)
380
381#define CONFIG_SPC1920_HPI_TEST
382
383#ifdef CONFIG_SPC1920_HPI_TEST
384#define HPI_REG(x) (*((volatile u16 *) (CFG_SPC1920_HPI_BASE + x)))
385#define HPI_HPIC_1 HPI_REG(0)
386#define HPI_HPIC_2 HPI_REG(2)
387#define HPI_HPIA_1 HPI_REG(0x2000000)
388#define HPI_HPIA_2 HPI_REG(0x2000000 + 2)
389#define HPI_HPID_INC_1 HPI_REG(0x1000000)
390#define HPI_HPID_INC_2 HPI_REG(0x1000000 + 2)
391#define HPI_HPID_NOINC_1 HPI_REG(0x3000000)
392#define HPI_HPID_NOINC_2 HPI_REG(0x3000000 + 2)
393#endif /* CONFIG_SPC1920_HPI_TEST */
394
Markus Klotzbuecherd8d9de12007-01-09 14:57:10 +0100395/*
396 * PLD CS5
397 */
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200398#define CFG_SPC1920_PLD_BASE 0x80000000
Markus Klotzbuecherd8d9de12007-01-09 14:57:10 +0100399#define CFG_PRELIM_OR5_AM 0xfff00000
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200400
401#define CFG_OR5_PRELIM (CFG_PRELIM_OR5_AM | \
402 OR_CSNT_SAM | \
403 OR_ACS_DIV1 | \
404 OR_BI | \
405 OR_SCY_0_CLK | \
406 OR_TRLX)
407
408#define CFG_BR5_PRELIM ((CFG_SPC1920_PLD_BASE & BR_BA_MSK) | BR_PS_8 | BR_V);
409
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200410/*
411 * Internal Definitions
412 *
413 * Boot Flags
414 */
415#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
416#define BOOTFLAG_WARM 0x02 /* Software reboot */
417
418/* Machine type
419*/
420#define _MACH_8xx (_MACH_fads)
421
422#endif /* __CONFIG_H */