blob: d33956d385a03137768d712eb3a47eb9034f4bc9 [file] [log] [blame]
wdenk0f8c9762002-08-19 11:57:05 +00001/*
Stefan Roese8a316c92005-08-01 16:49:12 +02002 * (C) Copyright 2000-2005
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
wdenk0f8c9762002-08-19 11:57:05 +00004 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
Wolfgang Denk095b8a32005-08-02 17:06:17 +020037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_WALNUT 1 /* ...on a WALNUT board */
39 /* ...and on a SYCAMORE board */
wdenk0f8c9762002-08-19 11:57:05 +000040
wdenkc837dcb2004-01-20 23:12:12 +000041#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
wdenk0f8c9762002-08-19 11:57:05 +000042
Wolfgang Denk095b8a32005-08-02 17:06:17 +020043#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
wdenk0f8c9762002-08-19 11:57:05 +000044
Wolfgang Denk095b8a32005-08-02 17:06:17 +020045#define CONFIG_PREBOOT "echo;" \
Stefan Roese8a316c92005-08-01 16:49:12 +020046 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
47 "echo"
wdenk0f8c9762002-08-19 11:57:05 +000048
Stefan Roese8a316c92005-08-01 16:49:12 +020049#undef CONFIG_BOOTARGS
wdenk0f8c9762002-08-19 11:57:05 +000050
Wolfgang Denk095b8a32005-08-02 17:06:17 +020051#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roese8a316c92005-08-01 16:49:12 +020052 "netdev=eth0\0" \
53 "hostname=walnut\0" \
54 "nfsargs=setenv bootargs root=/dev/nfs rw " \
55 "nfsroot=$(serverip):$(rootpath)\0" \
56 "ramargs=setenv bootargs root=/dev/ram rw\0" \
57 "addip=setenv bootargs $(bootargs) " \
58 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
59 ":$(hostname):$(netdev):off panic=1\0" \
60 "addtty=setenv bootargs $(bootargs) console=ttyS0,$(baudrate)\0"\
61 "flash_nfs=run nfsargs addip addtty;" \
62 "bootm $(kernel_addr)\0" \
63 "flash_self=run ramargs addip addtty;" \
64 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
Wolfgang Denk095b8a32005-08-02 17:06:17 +020065 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip addtty;" \
66 "bootm\0" \
Stefan Roese8a316c92005-08-01 16:49:12 +020067 "rootpath=/opt/eldk/ppc_4xx\0" \
68 "bootfile=/tftpboot/walnut/uImage\0" \
69 "kernel_addr=fff80000\0" \
70 "ramdisk_addr=fff80000\0" \
71 "load=tftp 100000 /tftpboot/walnut/u-boot.bin\0" \
72 "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
Wolfgang Denk095b8a32005-08-02 17:06:17 +020073 "cp.b 100000 fffc0000 40000;" \
Stefan Roese8a316c92005-08-01 16:49:12 +020074 "setenv filesize;saveenv\0" \
75 "upd=run load;run update\0" \
76 ""
77#define CONFIG_BOOTCOMMAND "run net_nfs"
wdenk0f8c9762002-08-19 11:57:05 +000078
79#if 0
Stefan Roese8a316c92005-08-01 16:49:12 +020080#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
wdenk0f8c9762002-08-19 11:57:05 +000081#else
Stefan Roese8a316c92005-08-01 16:49:12 +020082#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk0f8c9762002-08-19 11:57:05 +000083#endif
84
Stefan Roese8a316c92005-08-01 16:49:12 +020085#define CONFIG_BAUDRATE 115200
86
wdenk0f8c9762002-08-19 11:57:05 +000087#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
88#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
89
90#define CONFIG_MII 1 /* MII PHY management */
Wolfgang Denk095b8a32005-08-02 17:06:17 +020091#define CONFIG_PHY_ADDR 1 /* PHY address */
wdenk0f8c9762002-08-19 11:57:05 +000092
93#define CONFIG_RTC_DS174x 1 /* use DS1743 RTC in Walnut */
94
95#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
Stefan Roese8a316c92005-08-01 16:49:12 +020096 CFG_CMD_ASKENV | \
wdenk0f8c9762002-08-19 11:57:05 +000097 CFG_CMD_DATE | \
Stefan Roese8a316c92005-08-01 16:49:12 +020098 CFG_CMD_DHCP | \
99 CFG_CMD_DIAG | \
100 CFG_CMD_ELF | \
101 CFG_CMD_I2C | \
102 CFG_CMD_IRQ | \
103 CFG_CMD_MII | \
104 CFG_CMD_NET | \
105 CFG_CMD_NFS | \
106 CFG_CMD_PCI | \
107 CFG_CMD_PING | \
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200108 CFG_CMD_REGINFO | \
Stefan Roese8a316c92005-08-01 16:49:12 +0200109 CFG_CMD_SDRAM | \
110 CFG_CMD_SNTP )
wdenk0f8c9762002-08-19 11:57:05 +0000111
112/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
113#include <cmd_confdefs.h>
114
115#undef CONFIG_WATCHDOG /* watchdog disabled */
116
117#define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
118
119/*
120 * Miscellaneous configurable options
121 */
122#define CFG_LONGHELP /* undef to save memory */
123#define CFG_PROMPT "=> " /* Monitor Command Prompt */
124#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200125#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +0000126#else
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200127#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +0000128#endif
129#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
130#define CFG_MAXARGS 16 /* max number of command args */
131#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
132
133#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
134#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
135
136/*
137 * If CFG_EXT_SERIAL_CLOCK, then the UART divisor is 1.
138 * If CFG_405_UART_ERRATA_59, then UART divisor is 31.
139 * Otherwise, UART divisor is determined by CPU Clock and CFG_BASE_BAUD value.
140 * The Linux BASE_BAUD define should match this configuration.
141 * baseBaud = cpuClock/(uartDivisor*16)
142 * If CFG_405_UART_ERRATA_59 and 200MHz CPU clock,
143 * set Linux BASE_BAUD to 403200.
144 */
Stefan Roese8a316c92005-08-01 16:49:12 +0200145#undef CONFIG_SERIAL_SOFTWARE_FIFO
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200146#undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
147#undef CFG_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
148#define CFG_BASE_BAUD 691200
wdenk0f8c9762002-08-19 11:57:05 +0000149
150/* The following table includes the supported baudrates */
151#define CFG_BAUDRATE_TABLE \
152 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
153
154#define CFG_LOAD_ADDR 0x100000 /* default load address */
155#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
156
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200157#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk0f8c9762002-08-19 11:57:05 +0000158
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200159#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
160#define CONFIG_LOOPW 1 /* enable loopw command */
Stefan Roese8a316c92005-08-01 16:49:12 +0200161#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
162#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
163
164#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
165
166/*-----------------------------------------------------------------------
167 * I2C stuff
168 *-----------------------------------------------------------------------
169 */
wdenk0f8c9762002-08-19 11:57:05 +0000170#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200171#undef CONFIG_SOFT_I2C /* I2C bit-banged */
wdenk0f8c9762002-08-19 11:57:05 +0000172#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
173#define CFG_I2C_SLAVE 0x7F
174
wdenk0f8c9762002-08-19 11:57:05 +0000175/*-----------------------------------------------------------------------
176 * PCI stuff
177 *-----------------------------------------------------------------------
178 */
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200179#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
180#define PCI_HOST_FORCE 1 /* configure as pci host */
181#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenk0f8c9762002-08-19 11:57:05 +0000182
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200183#define CONFIG_PCI /* include pci support */
184#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
185#define CONFIG_PCI_PNP /* do pci plug-and-play */
186 /* resource configuration */
Stefan Roese8a316c92005-08-01 16:49:12 +0200187#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
wdenk0f8c9762002-08-19 11:57:05 +0000188
Stefan Roese8a316c92005-08-01 16:49:12 +0200189#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
190#define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200191#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
192#define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
193#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
194#define CFG_PCI_PTM2LA 0x00000000 /* disabled */
195#define CFG_PCI_PTM2MS 0x00000000 /* disabled */
196#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenk0f8c9762002-08-19 11:57:05 +0000197
198/*-----------------------------------------------------------------------
wdenk0f8c9762002-08-19 11:57:05 +0000199 * Start addresses for the final memory configuration
200 * (Set up by the startup code)
201 * Please note that CFG_SDRAM_BASE _must_ start at 0
202 */
203#define CFG_SDRAM_BASE 0x00000000
204#define CFG_FLASH_BASE 0xFFF80000
wdenk5d232d02003-05-22 22:52:13 +0000205#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
wdenk0f8c9762002-08-19 11:57:05 +0000206#define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
Stefan Roese8a316c92005-08-01 16:49:12 +0200207#define CFG_MONITOR_BASE (-CFG_MONITOR_LEN)
208
209/*
210 * Define here the location of the environment variables (FLASH or NVRAM).
211 * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200212 * supported for backward compatibility.
Stefan Roese8a316c92005-08-01 16:49:12 +0200213 */
214#if 1
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200215#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roese8a316c92005-08-01 16:49:12 +0200216#else
217#define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
218#endif
wdenk0f8c9762002-08-19 11:57:05 +0000219
220/*
221 * For booting Linux, the board info and command line data
222 * have to be in the first 8 MB of memory, since this is
223 * the maximum mapped by the Linux kernel during initialization.
224 */
225#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roese8a316c92005-08-01 16:49:12 +0200226
wdenk0f8c9762002-08-19 11:57:05 +0000227/*-----------------------------------------------------------------------
228 * FLASH organization
229 */
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200230#define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
231#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
Stefan Roese8a316c92005-08-01 16:49:12 +0200232
wdenk0f8c9762002-08-19 11:57:05 +0000233#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
234#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
235
236#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
237#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
238
Stefan Roese8a316c92005-08-01 16:49:12 +0200239#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
240
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200241#define CFG_FLASH_ADDR0 0x5555
242#define CFG_FLASH_ADDR1 0x2aaa
243#define CFG_FLASH_WORD_SIZE unsigned char
Stefan Roese8a316c92005-08-01 16:49:12 +0200244
wdenk0f8c9762002-08-19 11:57:05 +0000245#ifdef CFG_ENV_IS_IN_FLASH
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200246#define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Stefan Roese8a316c92005-08-01 16:49:12 +0200247#define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200248#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roese8a316c92005-08-01 16:49:12 +0200249
250/* Address and size of Redundant Environment Sector */
251#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
252#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
253#endif /* CFG_ENV_IS_IN_FLASH */
254
wdenk0f8c9762002-08-19 11:57:05 +0000255/*-----------------------------------------------------------------------
256 * NVRAM organization
257 */
258#define CFG_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
259#define CFG_NVRAM_SIZE 0x1ff8 /* NVRAM size */
260
261#ifdef CFG_ENV_IS_IN_NVRAM
262#define CFG_ENV_SIZE 0x1000 /* Size of Environment vars */
263#define CFG_ENV_ADDR \
264 (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) /* Env */
265#endif
Stefan Roese8a316c92005-08-01 16:49:12 +0200266
wdenk0f8c9762002-08-19 11:57:05 +0000267/*-----------------------------------------------------------------------
268 * Cache Configuration
269 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200270#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
Stefan Roese8a316c92005-08-01 16:49:12 +0200271 /* have only 8kB, 16kB is save here */
wdenk0f8c9762002-08-19 11:57:05 +0000272#define CFG_CACHELINE_SIZE 32 /* ... */
273#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
274#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
275#endif
276
Stefan Roese8a316c92005-08-01 16:49:12 +0200277/*-----------------------------------------------------------------------
278 * External Bus Controller (EBC) Setup
wdenk0f8c9762002-08-19 11:57:05 +0000279 */
280
Stefan Roese8a316c92005-08-01 16:49:12 +0200281/* Memory Bank 0 (Flash Bank 0) initialization */
282#define CFG_EBC_PB0AP 0x9B015480
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200283#define CFG_EBC_PB0CR 0xFFF18000 /* BAS=0xFFF,BS=1MB,BU=R/W,BW=8bit */
wdenk0f8c9762002-08-19 11:57:05 +0000284
Stefan Roese8a316c92005-08-01 16:49:12 +0200285#define CFG_EBC_PB1AP 0x02815480
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200286#define CFG_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
wdenk0f8c9762002-08-19 11:57:05 +0000287
Stefan Roese8a316c92005-08-01 16:49:12 +0200288#define CFG_EBC_PB2AP 0x04815A80
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200289#define CFG_EBC_PB2CR 0xF0118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
Stefan Roese8a316c92005-08-01 16:49:12 +0200290
291#define CFG_EBC_PB3AP 0x01815280
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200292#define CFG_EBC_PB3CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
Stefan Roese8a316c92005-08-01 16:49:12 +0200293
294#define CFG_EBC_PB7AP 0x01815280
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200295#define CFG_EBC_PB7CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
wdenk0f8c9762002-08-19 11:57:05 +0000296
297/*-----------------------------------------------------------------------
Stefan Roese8a316c92005-08-01 16:49:12 +0200298 * External peripheral base address
299 *-----------------------------------------------------------------------
300 */
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200301#define CFG_KEY_REG_BASE_ADDR 0xF0100000
302#define CFG_IR_REG_BASE_ADDR 0xF0200000
303#define CFG_FPGA_REG_BASE_ADDR 0xF0300000
Stefan Roese8a316c92005-08-01 16:49:12 +0200304
305/*-----------------------------------------------------------------------
306 * Definitions for initial stack pointer and data area
wdenk0f8c9762002-08-19 11:57:05 +0000307 */
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200308#define CFG_INIT_DCACHE_CS 4 /* use cs # 4 for data cache memory */
wdenk0f8c9762002-08-19 11:57:05 +0000309
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200310#define CFG_INIT_RAM_ADDR 0x40000000 /* inside of SDRAM */
311#define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
wdenk0f8c9762002-08-19 11:57:05 +0000312#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
313#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200314#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
wdenk0f8c9762002-08-19 11:57:05 +0000315
316/*-----------------------------------------------------------------------
317 * Definitions for Serial Presence Detect EEPROM address
318 * (to get SDRAM settings)
319 */
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200320#define SPD_EEPROM_ADDRESS 0x50
wdenk0f8c9762002-08-19 11:57:05 +0000321
322/*
323 * Internal Definitions
324 *
325 * Boot Flags
326 */
327#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
328#define BOOTFLAG_WARM 0x02 /* Software reboot */
329
330#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
331#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
332#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
333#endif
334#endif /* __CONFIG_H */