blob: 1c521f2a3f9e57efce68dbb7af0ac5f195bf541f [file] [log] [blame]
stroesed4629c82003-05-23 11:30:39 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
stroesed4629c82003-05-23 11:30:39 +000038#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
wdenkc837dcb2004-01-20 23:12:12 +000039#define CONFIG_CPCI405_VER2 1 /* ...version 2 */
40#define CONFIG_CPCI405AB 1 /* ...and special AB version */
stroesed4629c82003-05-23 11:30:39 +000041
wdenkc837dcb2004-01-20 23:12:12 +000042#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
Peter Tyser3a8f28d2009-09-16 22:03:07 -050043#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroesed4629c82003-05-23 11:30:39 +000044
stroesea20b27a2004-12-16 18:05:42 +000045#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
stroesed4629c82003-05-23 11:30:39 +000046
47#define CONFIG_BAUDRATE 9600
48#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
49
stroesed4629c82003-05-23 11:30:39 +000050#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000051#undef CONFIG_BOOTCOMMAND
52
53#define CONFIG_PREBOOT /* enable preboot variable */
stroesed4629c82003-05-23 11:30:39 +000054
wdenkc837dcb2004-01-20 23:12:12 +000055#undef CONFIG_LOADS_ECHO /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroesed4629c82003-05-23 11:30:39 +000057
Ben Warren96e21f82008-10-27 23:50:15 -070058#define CONFIG_PPC4xx_EMAC
stroesed4629c82003-05-23 11:30:39 +000059#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000060#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000061#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchs6f35c532007-06-24 17:41:21 +020062#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
63
64#define CONFIG_NET_MULTI 1
65#undef CONFIG_HAS_ETH1
stroesed4629c82003-05-23 11:30:39 +000066
67#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
68
Jon Loeliger5d2ebe12007-07-09 21:16:53 -050069/*
70 * BOOTP options
71 */
72#define CONFIG_BOOTP_SUBNETMASK
73#define CONFIG_BOOTP_GATEWAY
74#define CONFIG_BOOTP_HOSTNAME
75#define CONFIG_BOOTP_BOOTPATH
76#define CONFIG_BOOTP_DNS
77#define CONFIG_BOOTP_DNS2
78#define CONFIG_BOOTP_SEND_HOSTNAME
stroesed4629c82003-05-23 11:30:39 +000079
stroesed4629c82003-05-23 11:30:39 +000080
Jon Loeliger49cf7e82007-07-05 19:52:35 -050081/*
82 * Command line configuration.
83 */
84#include <config_cmd_default.h>
85
86#define CONFIG_CMD_DHCP
87#define CONFIG_CMD_PCI
88#define CONFIG_CMD_IRQ
89#define CONFIG_CMD_IDE
90#define CONFIG_CMD_FAT
91#define CONFIG_CMD_ELF
92#define CONFIG_CMD_DATE
Jon Loeliger49cf7e82007-07-05 19:52:35 -050093#define CONFIG_CMD_I2C
94#define CONFIG_CMD_MII
95#define CONFIG_CMD_PING
Matthias Fuchs3ba605d2009-01-02 12:18:49 +010096#define CONFIG_CMD_BSP
Jon Loeliger49cf7e82007-07-05 19:52:35 -050097#define CONFIG_CMD_EEPROM
98
stroesed4629c82003-05-23 11:30:39 +000099
100#define CONFIG_MAC_PARTITION
101#define CONFIG_DOS_PARTITION
102
stroesea20b27a2004-12-16 18:05:42 +0000103#define CONFIG_SUPPORT_VFAT
104
wdenkc837dcb2004-01-20 23:12:12 +0000105#undef CONFIG_WATCHDOG /* watchdog disabled */
stroesed4629c82003-05-23 11:30:39 +0000106
wdenkc837dcb2004-01-20 23:12:12 +0000107#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroesed4629c82003-05-23 11:30:39 +0000108
109/*
110 * Miscellaneous configurable options
111 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_LONGHELP /* undef to save memory */
113#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
stroesed4629c82003-05-23 11:30:39 +0000114
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
116#ifdef CONFIG_SYS_HUSH_PARSER
117#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
stroesed4629c82003-05-23 11:30:39 +0000118#endif
119
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500120#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroesed4629c82003-05-23 11:30:39 +0000122#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroesed4629c82003-05-23 11:30:39 +0000124#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
126#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
127#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroesed4629c82003-05-23 11:30:39 +0000128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroesed4629c82003-05-23 11:30:39 +0000130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesed4629c82003-05-23 11:30:39 +0000132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
134#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroesed4629c82003-05-23 11:30:39 +0000135
Stefan Roese550650d2010-09-20 16:05:31 +0200136#define CONFIG_CONS_INDEX 1 /* Use UART0 */
137#define CONFIG_SYS_NS16550
138#define CONFIG_SYS_NS16550_SERIAL
139#define CONFIG_SYS_NS16550_REG_SIZE 1
140#define CONFIG_SYS_NS16550_CLK get_serial_clock()
141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_BASE_BAUD 691200
stroesed4629c82003-05-23 11:30:39 +0000144
145/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk8bde7f72003-06-27 21:31:46 +0000147 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
148 57600, 115200, 230400, 460800, 921600 }
stroesed4629c82003-05-23 11:30:39 +0000149
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
151#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroesed4629c82003-05-23 11:30:39 +0000152
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
stroesed4629c82003-05-23 11:30:39 +0000154
Matthias Fuchsac53ee82008-09-05 15:34:04 +0200155#define CONFIG_CMDLINE_EDITING /* add command line history */
156
stroesed4629c82003-05-23 11:30:39 +0000157#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
158
wdenkc837dcb2004-01-20 23:12:12 +0000159#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroesed4629c82003-05-23 11:30:39 +0000160
Matthias Fuchs75511b42009-02-20 10:19:14 +0100161#define CONFIG_AUTOBOOT_KEYED 1
162#define CONFIG_AUTOBOOT_PROMPT \
163 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
164#undef CONFIG_AUTOBOOT_DELAY_STR
165#define CONFIG_AUTOBOOT_STOP_STR " "
166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese53cf9432003-06-05 15:39:44 +0000168
stroesed4629c82003-05-23 11:30:39 +0000169/*-----------------------------------------------------------------------
170 * PCI stuff
171 *-----------------------------------------------------------------------
172 */
wdenkc837dcb2004-01-20 23:12:12 +0000173#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
174#define PCI_HOST_FORCE 1 /* configure as pci host */
175#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroesed4629c82003-05-23 11:30:39 +0000176
wdenkc837dcb2004-01-20 23:12:12 +0000177#define CONFIG_PCI /* include pci support */
178#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
179#define CONFIG_PCI_PNP /* do pci plug-and-play */
180 /* resource configuration */
stroesed4629c82003-05-23 11:30:39 +0000181
wdenkc837dcb2004-01-20 23:12:12 +0000182#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroesed4629c82003-05-23 11:30:39 +0000183
stroesea20b27a2004-12-16 18:05:42 +0000184#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
185
wdenkc837dcb2004-01-20 23:12:12 +0000186#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
stroesed4629c82003-05-23 11:30:39 +0000187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
189#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
190#define CONFIG_SYS_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
191#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
192#define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
193#define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
194#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
195#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
196#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
197#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroesed4629c82003-05-23 11:30:39 +0000198
Matthias Fuchs82379b52009-09-07 17:00:41 +0200199#define CONFIG_PCI_4xx_PTM_OVERWRITE 1 /* overwrite PTMx settings by env */
200
stroesed4629c82003-05-23 11:30:39 +0000201/*-----------------------------------------------------------------------
202 * IDE/ATA stuff
203 *-----------------------------------------------------------------------
204 */
wdenkc837dcb2004-01-20 23:12:12 +0000205#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
206#undef CONFIG_IDE_LED /* no led for ide supported */
stroesed4629c82003-05-23 11:30:39 +0000207#define CONFIG_IDE_RESET 1 /* reset for ide supported */
208
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
210#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
stroesed4629c82003-05-23 11:30:39 +0000211
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
213#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
stroesed4629c82003-05-23 11:30:39 +0000214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
216#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
217#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
stroesed4629c82003-05-23 11:30:39 +0000218
219/*-----------------------------------------------------------------------
220 * Start addresses for the final memory configuration
221 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroesed4629c82003-05-23 11:30:39 +0000223 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_SDRAM_BASE 0x00000000
225#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
226#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
227#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
228#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
stroesed4629c82003-05-23 11:30:39 +0000229
Matthias Fuchs3ba605d2009-01-02 12:18:49 +0100230#define CONFIG_PRAM 0 /* use pram variable to overwrite */
231
stroesed4629c82003-05-23 11:30:39 +0000232/*
233 * For booting Linux, the board info and command line data
234 * have to be in the first 8 MB of memory, since this is
235 * the maximum mapped by the Linux kernel during initialization.
236 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Matthias Fuchsac53ee82008-09-05 15:34:04 +0200238
239#define CONFIG_OF_LIBFDT
240#define CONFIG_OF_BOARD_SETUP
241
stroesed4629c82003-05-23 11:30:39 +0000242/*-----------------------------------------------------------------------
243 * FLASH organization
244 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
246#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
stroesed4629c82003-05-23 11:30:39 +0000247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
249#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
stroesed4629c82003-05-23 11:30:39 +0000250
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
252#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
253#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroesed4629c82003-05-23 11:30:39 +0000254/*
255 * The following defines are added for buggy IOP480 byte interface.
256 * All other boards should use the standard values (CPCI405 etc.)
257 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
259#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
260#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
stroesed4629c82003-05-23 11:30:39 +0000261
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesed4629c82003-05-23 11:30:39 +0000263
stroesed4629c82003-05-23 11:30:39 +0000264/*-----------------------------------------------------------------------
stroese2853d292003-09-12 08:53:54 +0000265 * I2C EEPROM (CAT24WC32) for environment
stroesed4629c82003-05-23 11:30:39 +0000266 */
267#define CONFIG_HARD_I2C /* I2c with hardware support */
Stefan Roesed0b0dca2010-04-01 14:37:24 +0200268#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
270#define CONFIG_SYS_I2C_SLAVE 0x7F
stroesed4629c82003-05-23 11:30:39 +0000271
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC32 */
273#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
wdenkc837dcb2004-01-20 23:12:12 +0000274/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
276#define CONFIG_SYS_I2C_MULTI_EEPROMS 1 /* more than one eeprom used! */
277#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */
stroese2853d292003-09-12 08:53:54 +0000278 /* 32 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000279 /* last 5 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroesed4629c82003-05-23 11:30:39 +0000281
stroese2853d292003-09-12 08:53:54 +0000282/* Use EEPROM for environment variables */
283
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200284#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200285#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
286#define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
stroese2853d292003-09-12 08:53:54 +0000287 /* total size of a CAT24WC32 is 4096 bytes */
288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
290#define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */
291#define CONFIG_SYS_VXWORKS_MAC_PTR (CONFIG_SYS_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
stroese2853d292003-09-12 08:53:54 +0000292
stroesed4629c82003-05-23 11:30:39 +0000293/*
294 * Init Memory Controller:
295 *
296 * BR0/1 and OR0/1 (FLASH)
297 */
298
299#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
300#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
301
302/*-----------------------------------------------------------------------
303 * External Bus Controller (EBC) Setup
304 */
305
wdenkc837dcb2004-01-20 23:12:12 +0000306/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_EBC_PB0AP 0x92015480
308#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroesed4629c82003-05-23 11:30:39 +0000309
wdenkc837dcb2004-01-20 23:12:12 +0000310/* Memory Bank 1 (Flash Bank 1) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_EBC_PB1AP 0x92015480
312#define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
stroesed4629c82003-05-23 11:30:39 +0000313
wdenkc837dcb2004-01-20 23:12:12 +0000314/* Memory Bank 2 (CAN0, 1) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
316#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
317#define CONFIG_SYS_LED_ADDR 0xF0000380
stroesed4629c82003-05-23 11:30:39 +0000318
wdenkc837dcb2004-01-20 23:12:12 +0000319/* Memory Bank 3 (CompactFlash IDE) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
321#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroesed4629c82003-05-23 11:30:39 +0000322
wdenkc837dcb2004-01-20 23:12:12 +0000323/* Memory Bank 4 (NVRAM/RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324/*#define CONFIG_SYS_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
325#define CONFIG_SYS_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
326#define CONFIG_SYS_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
stroesed4629c82003-05-23 11:30:39 +0000327
wdenkc837dcb2004-01-20 23:12:12 +0000328/* Memory Bank 5 (optional Quart) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
330#define CONFIG_SYS_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
stroesed4629c82003-05-23 11:30:39 +0000331
wdenkc837dcb2004-01-20 23:12:12 +0000332/* Memory Bank 6 (FPGA internal) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
334#define CONFIG_SYS_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
335#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0400000
stroesed4629c82003-05-23 11:30:39 +0000336
337/*-----------------------------------------------------------------------
338 * FPGA stuff
339 */
340/* FPGA internal regs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#define CONFIG_SYS_FPGA_MODE 0x00
342#define CONFIG_SYS_FPGA_STATUS 0x02
343#define CONFIG_SYS_FPGA_TS 0x04
344#define CONFIG_SYS_FPGA_TS_LOW 0x06
345#define CONFIG_SYS_FPGA_TS_CAP0 0x10
346#define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
347#define CONFIG_SYS_FPGA_TS_CAP1 0x14
348#define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
349#define CONFIG_SYS_FPGA_TS_CAP2 0x18
350#define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
351#define CONFIG_SYS_FPGA_TS_CAP3 0x1c
352#define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
stroesed4629c82003-05-23 11:30:39 +0000353
354/* FPGA Mode Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
356#define CONFIG_SYS_FPGA_MODE_DUART_RESET 0x0002
357#define CONFIG_SYS_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
358#define CONFIG_SYS_FPGA_MODE_1WIRE_DIR 0x0100 /* dir=1 -> output */
359#define CONFIG_SYS_FPGA_MODE_SIM_OK_DIR 0x0200
360#define CONFIG_SYS_FPGA_MODE_TESTRIG_FAIL_DIR 0x0400
361#define CONFIG_SYS_FPGA_MODE_1WIRE 0x1000
362#define CONFIG_SYS_FPGA_MODE_SIM_OK 0x2000 /* wired-or net from all devices */
363#define CONFIG_SYS_FPGA_MODE_TESTRIG_FAIL 0x4000
stroesed4629c82003-05-23 11:30:39 +0000364
365/* FPGA Status Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
367#define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
368#define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
369#define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
370#define CONFIG_SYS_FPGA_STATUS_1WIRE 0x1000
371#define CONFIG_SYS_FPGA_STATUS_SIM_OK 0x2000
stroesed4629c82003-05-23 11:30:39 +0000372
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200373#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
374#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S30 */
stroesed4629c82003-05-23 11:30:39 +0000375
376/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
378#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
379#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
380#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
381#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroesed4629c82003-05-23 11:30:39 +0000382
383/*-----------------------------------------------------------------------
384 * Definitions for initial stack pointer and data area (in data cache)
385 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
stroesed4629c82003-05-23 11:30:39 +0000387
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200388#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
389#define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
390#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
391#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
392#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroesed4629c82003-05-23 11:30:39 +0000393
394
395/*
396 * Internal Definitions
397 *
398 * Boot Flags
399 */
400#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
401#define BOOTFLAG_WARM 0x02 /* Software reboot */
402
403#endif /* __CONFIG_H */