blob: 62c4177f30931d3499356bb51e8e9ed84275d769 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu48c6f322014-11-24 17:11:56 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Rajesh Bhagata97a0712021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Shengzhou Liu48c6f322014-11-24 17:11:56 +08005 */
6
7/*
8 * T1024/T1023 RDB board configuration file
9 */
10
11#ifndef __T1024RDB_H
12#define __T1024RDB_H
13
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu48c6f322014-11-24 17:11:56 +080016/* High Level Configuration Options */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080017
York Sun51370d52016-12-28 08:43:45 -080018#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu48c6f322014-11-24 17:11:56 +080019
Shengzhou Liu48c6f322014-11-24 17:11:56 +080020#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liu48c6f322014-11-24 17:11:56 +080021#define RESET_VECTOR_OFFSET 0x27FFC
22#define BOOT_PAGE_OFFSET 0x27000
Shengzhou Liu48c6f322014-11-24 17:11:56 +080023
Miquel Raynal88718be2019-10-03 19:50:03 +020024#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liu48c6f322014-11-24 17:11:56 +080025#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080026#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
27#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +080028#endif
29
30#ifdef CONFIG_SPIFLASH
tang yuantianf49b8c12014-12-17 15:42:54 +080031#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +080032#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080033#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
34#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080035#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080036#endif
37
38#ifdef CONFIG_SDCARD
tang yuantianf49b8c12014-12-17 15:42:54 +080039#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +080040#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080041#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
42#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080043#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080044#endif
45
46#endif /* CONFIG_RAMBOOT_PBL */
47
Shengzhou Liu48c6f322014-11-24 17:11:56 +080048#ifndef CONFIG_RESET_VECTOR_ADDRESS
49#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
50#endif
51
Shengzhou Liu48c6f322014-11-24 17:11:56 +080052/* PCIe Boot - Master */
53#define CONFIG_SRIO_PCIE_BOOT_MASTER
54/*
55 * for slave u-boot IMAGE instored in master memory space,
56 * PHYS must be aligned based on the SIZE
57 */
58#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
59#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
60#ifdef CONFIG_PHYS_64BIT
61#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
62#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
63#else
64#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
65#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
66#endif
67/*
68 * for slave UCODE and ENV instored in master memory space,
69 * PHYS must be aligned based on the SIZE
70 */
71#ifdef CONFIG_PHYS_64BIT
72#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
73#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
74#else
75#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
76#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
77#endif
78#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
79/* slave core release by master*/
80#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
81#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
82
83/* PCIe Boot - Slave */
84#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
85#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
86#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
87 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
88/* Set 1M boot space for PCIe boot */
Simon Glass98463902022-10-20 18:22:39 -060089#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080090#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
91 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
92#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu48c6f322014-11-24 17:11:56 +080093#endif
94
Shengzhou Liu48c6f322014-11-24 17:11:56 +080095/*
96 * These can be toggled for performance analysis, otherwise use default.
97 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080098#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Shengzhou Liu48c6f322014-11-24 17:11:56 +080099#ifdef CONFIG_DDR_ECC
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800100#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
101#endif
102
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800103/*
104 * Config the L3 Cache as L3 SRAM
105 */
106#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Tom Rinia09fea12019-11-18 20:02:10 -0500107#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800108
109#ifdef CONFIG_PHYS_64BIT
110#define CONFIG_SYS_DCSRBAR 0xf0000000
111#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
112#endif
113
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800114/*
115 * DDR Setup
116 */
117#define CONFIG_VERY_BIG_RAM
118#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
119#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
York Sun960286b2016-12-28 08:43:34 -0800120#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800121#define SPD_EEPROM_ADDRESS 0x51
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800122#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
York Sun90824052016-12-28 08:43:33 -0800123#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800124#define CONFIG_SYS_SDRAM_SIZE 2048
125#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800126
127/*
128 * IFC Definitions
129 */
130#define CONFIG_SYS_FLASH_BASE 0xe8000000
131#ifdef CONFIG_PHYS_64BIT
132#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
133#else
134#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
135#endif
136
137#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
138#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
139 CSPR_PORT_SIZE_16 | \
140 CSPR_MSEL_NOR | \
141 CSPR_V)
142#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
143
144/* NOR Flash Timing Params */
York Sun960286b2016-12-28 08:43:34 -0800145#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800146#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
York Sun90824052016-12-28 08:43:33 -0800147#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800148#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800149 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
150#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800151#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
152 FTIM0_NOR_TEADC(0x5) | \
153 FTIM0_NOR_TEAHC(0x5))
154#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
155 FTIM1_NOR_TRAD_NOR(0x1A) |\
156 FTIM1_NOR_TSEQRAD_NOR(0x13))
157#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
158 FTIM2_NOR_TCH(0x4) | \
159 FTIM2_NOR_TWPH(0x0E) | \
160 FTIM2_NOR_TWP(0x1c))
161#define CONFIG_SYS_NOR_FTIM3 0x0
162
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800163#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
164
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800165#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
166
York Sun960286b2016-12-28 08:43:34 -0800167#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800168/* CPLD on IFC */
169#define CONFIG_SYS_CPLD_BASE 0xffdf0000
170#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
171#define CONFIG_SYS_CSPR2_EXT (0xf)
172#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
173 | CSPR_PORT_SIZE_8 \
174 | CSPR_MSEL_GPCM \
175 | CSPR_V)
176#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
177#define CONFIG_SYS_CSOR2 0x0
178
179/* CPLD Timing parameters for IFC CS2 */
180#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
181 FTIM0_GPCM_TEADC(0x0e) | \
182 FTIM0_GPCM_TEAHC(0x0e))
183#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
184 FTIM1_GPCM_TRAD(0x1f))
185#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
186 FTIM2_GPCM_TCH(0x8) | \
187 FTIM2_GPCM_TWP(0x1f))
188#define CONFIG_SYS_CS2_FTIM3 0x0
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800189#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800190
191/* NAND Flash on IFC */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800192#define CONFIG_SYS_NAND_BASE 0xff800000
193#ifdef CONFIG_PHYS_64BIT
194#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
195#else
196#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
197#endif
198#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
199#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
200 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
201 | CSPR_MSEL_NAND /* MSEL = NAND */ \
202 | CSPR_V)
203#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
204
York Sun960286b2016-12-28 08:43:34 -0800205#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800206#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
207 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
208 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
209 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
210 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
211 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
212 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
York Sun90824052016-12-28 08:43:33 -0800213#elif defined(CONFIG_TARGET_T1023RDB)
Jaiprakash Singh78429502015-05-22 15:21:07 +0530214#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
215 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
216 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800217 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
218 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
219 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
220 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800221#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800222
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800223/* ONFI NAND Flash mode0 Timing Params */
224#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
225 FTIM0_NAND_TWP(0x18) | \
226 FTIM0_NAND_TWCHT(0x07) | \
227 FTIM0_NAND_TWH(0x0a))
228#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
229 FTIM1_NAND_TWBE(0x39) | \
230 FTIM1_NAND_TRR(0x0e) | \
231 FTIM1_NAND_TRP(0x18))
232#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
233 FTIM2_NAND_TREH(0x0a) | \
234 FTIM2_NAND_TWHRE(0x1e))
235#define CONFIG_SYS_NAND_FTIM3 0x0
236
237#define CONFIG_SYS_NAND_DDR_LAW 11
238#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800239
Miquel Raynal88718be2019-10-03 19:50:03 +0200240#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800241#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
242#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
243#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
244#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
245#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
246#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
247#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
248#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
249#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
250#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
251#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
252#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
253#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
254#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
255#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
256#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
257#else
258#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
259#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
260#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
261#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
262#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
263#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
264#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
265#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
266#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
267#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
268#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
269#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
270#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
271#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
272#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
273#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
274#endif
275
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800276#define CONFIG_HWCONFIG
277
278/* define to use L1 as initial stack */
279#define CONFIG_L1_INIT_RAM
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800280#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
281#ifdef CONFIG_PHYS_64BIT
282#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700283#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800284/* The assembler doesn't like typecast */
285#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
286 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
287 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
288#else
York Sunb3142e22015-08-17 13:31:51 -0700289#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800290#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
291#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
292#endif
293#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
294
Tom Rini4c97c8c2022-05-24 14:14:02 -0400295#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800296
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800297/* Serial Port */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800298#define CONFIG_SYS_NS16550_SERIAL
299#define CONFIG_SYS_NS16550_REG_SIZE 1
300#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
301
302#define CONFIG_SYS_BAUDRATE_TABLE \
303 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
304
305#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
306#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
307#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
308#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800309
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800310/* I2C */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800311
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800312#define I2C_PCA6408_BUS_NUM 1
313#define I2C_PCA6408_ADDR 0x20
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800314
315/* I2C bus multiplexer */
316#define I2C_MUX_CH_DEFAULT 0x8
317
318/*
319 * RTC configuration
320 */
321#define RTC
322#define CONFIG_RTC_DS1337 1
323#define CONFIG_SYS_I2C_RTC_ADDR 0x68
324
325/*
326 * eSPI - Enhanced SPI
327 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800328
329/*
330 * General PCIe
331 * Memory space is mapped 1-1, but I/O space must start from 0.
332 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800333
334#ifdef CONFIG_PCI
335/* controller 1, direct to uli, tgtid 3, Base address 20000 */
336#ifdef CONFIG_PCIE1
337#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800338#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800339#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800340#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800341#endif
342
343/* controller 2, Slot 2, tgtid 2, Base address 201000 */
344#ifdef CONFIG_PCIE2
345#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800346#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800347#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800348#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800349#endif
350
351/* controller 3, Slot 1, tgtid 1, Base address 202000 */
352#ifdef CONFIG_PCIE3
353#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800354#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800355#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800356#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800357#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800358#endif /* CONFIG_PCI */
359
360/*
361 * USB
362 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800363
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800364/*
365 * SDHC
366 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800367#ifdef CONFIG_MMC
Tom Rini6cc04542022-10-28 20:27:13 -0400368#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800369#endif
370
371/* Qman/Bman */
372#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500373#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800374#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
375#ifdef CONFIG_PHYS_64BIT
376#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
377#else
378#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
379#endif
380#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500381#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
382#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
383#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
384#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
385#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
386 CONFIG_SYS_BMAN_CENA_SIZE)
387#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
388#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500389#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800390#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
391#ifdef CONFIG_PHYS_64BIT
392#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
393#else
394#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
395#endif
396#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500397#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
398#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
399#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
400#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
401#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
402 CONFIG_SYS_QMAN_CENA_SIZE)
403#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
404#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800405
406#define CONFIG_SYS_DPAA_FMAN
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800407#endif /* CONFIG_NOBQFMAN */
408
409#ifdef CONFIG_SYS_DPAA_FMAN
York Sun960286b2016-12-28 08:43:34 -0800410#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800411#define RGMII_PHY1_ADDR 0x2
412#define RGMII_PHY2_ADDR 0x6
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800413#define SGMII_AQR_PHY_ADDR 0x2
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800414#define FM1_10GEC1_PHY_ADDR 0x1
York Sun90824052016-12-28 08:43:33 -0800415#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800416#define RGMII_PHY1_ADDR 0x1
417#define SGMII_RTK_PHY_ADDR 0x3
418#define SGMII_AQR_PHY_ADDR 0x2
419#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800420#endif
421
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800422/*
423 * Dynamic MTD Partition support with mtdparts
424 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800425
426/*
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800427 * Miscellaneous configurable options
428 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800429
430/*
431 * For booting Linux, the board info and command line data
432 * have to be in the first 64 MB of memory, since this is
433 * the maximum mapped by the Linux kernel during initialization.
434 */
435#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800436
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800437/*
438 * Environment Configuration
439 */
440#define CONFIG_ROOTPATH "/opt/nfsroot"
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800441#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800442#define __USB_PHY_TYPE utmi
443
York Sune5d5f5a2016-11-18 13:01:34 -0800444#ifdef CONFIG_ARCH_T1024
Tom Rini47267f82022-03-21 21:33:32 -0400445#define ARCH_EXTRA_ENV_SETTINGS \
446 "bank_intlv=cs0_cs1\0" \
447 "ramdiskfile=t1024rdb/ramdisk.uboot\0" \
448 "fdtfile=t1024rdb/t1024rdb.dtb\0"
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800449#else
Tom Rini47267f82022-03-21 21:33:32 -0400450#define ARCH_EXTRA_ENV_SETTINGS \
451 "bank_intlv=null\0" \
452 "ramdiskfile=t1023rdb/ramdisk.uboot\0" \
453 "fdtfile=t1023rdb/t1023rdb.dtb\0"
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800454#endif
455
456#define CONFIG_EXTRA_ENV_SETTINGS \
Tom Rini47267f82022-03-21 21:33:32 -0400457 ARCH_EXTRA_ENV_SETTINGS \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800458 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800459 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800460 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Simon Glass98463902022-10-20 18:22:39 -0600461 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800462 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
463 "netdev=eth0\0" \
464 "tftpflash=tftpboot $loadaddr $uboot && " \
465 "protect off $ubootaddr +$filesize && " \
466 "erase $ubootaddr +$filesize && " \
467 "cp.b $loadaddr $ubootaddr $filesize && " \
468 "protect on $ubootaddr +$filesize && " \
469 "cmp.b $loadaddr $ubootaddr $filesize\0" \
470 "consoledev=ttyS0\0" \
471 "ramdiskaddr=2000000\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500472 "fdtaddr=1e00000\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800473 "bdev=sda3\0"
474
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800475#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530476
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800477#endif /* __T1024RDB_H */