blob: 7aaa7768fdeddd1edc3c595af5279f03137982db [file] [log] [blame]
wdenk9dd41a72005-05-12 22:48:09 +00001/*
2 * (C) Copyright 2005
3 * Heiko Schocher, DENX Software Engineering, <hs@denx.de>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk9dd41a72005-05-12 22:48:09 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
21#define CONFIG_MPC8272_FAMILY 1
22#define CONFIG_IDS8247 1
23#define CPU_ID_STR "MPC8247"
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050024#define CONFIG_CPM2 1 /* Has a CPM2 */
wdenk9dd41a72005-05-12 22:48:09 +000025
Wolfgang Denk2ae18242010-10-06 09:05:45 +020026#define CONFIG_SYS_TEXT_BASE 0xfff00000
27
wdenk9dd41a72005-05-12 22:48:09 +000028#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
29
30#define CONFIG_BOOTCOUNT_LIMIT
31
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010032#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenk9dd41a72005-05-12 22:48:09 +000033
34#undef CONFIG_BOOTARGS
35
36#define CONFIG_EXTRA_ENV_SETTINGS \
37 "netdev=eth0\0" \
38 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010039 "nfsroot=${serverip}:${rootpath}\0" \
wdenk9dd41a72005-05-12 22:48:09 +000040 "ramargs=setenv bootargs root=/dev/ram rw " \
41 "console=ttyS0,115200\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010042 "addip=setenv bootargs ${bootargs} " \
43 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
44 ":${hostname}:${netdev}:off panic=1\0" \
wdenk9dd41a72005-05-12 22:48:09 +000045 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010046 "bootm ${kernel_addr}\0" \
wdenk9dd41a72005-05-12 22:48:09 +000047 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010048 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
49 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk9dd41a72005-05-12 22:48:09 +000050 "rootpath=/opt/eldk/ppc_82xx\0" \
51 "bootfile=/tftpboot/IDS8247/uImage\0" \
52 "kernel_addr=ff800000\0" \
53 "ramdisk_addr=ffa00000\0" \
54 ""
55#define CONFIG_BOOTCOMMAND "run flash_self"
56
57#define CONFIG_MISC_INIT_R 1
58
59/* enable I2C and select the hardware/software driver */
Heiko Schocherea818db2013-01-29 08:53:15 +010060#define CONFIG_SYS_I2C
61#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
62#define CONFIG_SYS_I2C_SOFT_SPEED 400000
63#define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
wdenk9dd41a72005-05-12 22:48:09 +000064/*
65 * Software (bit-bang) I2C driver configuration
66 */
67
68#define I2C_PORT 0 /* Port A=0, B=1, C=2, D=3 */
69#define I2C_ACTIVE (iop->pdir |= 0x00000080)
70#define I2C_TRISTATE (iop->pdir &= ~0x00000080)
71#define I2C_READ ((iop->pdat & 0x00000080) != 0)
72#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00000080; \
73 else iop->pdat &= ~0x00000080
74#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00000100; \
75 else iop->pdat &= ~0x00000100
76#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
77
78#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
80#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
81#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
82#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenk9dd41a72005-05-12 22:48:09 +000083
84#define CONFIG_I2C_X
85#endif
86
87/*
88 * select serial console configuration
89 * use the extern UART for the console
90 */
91#define CONFIG_CONS_INDEX 1
92#define CONFIG_BAUDRATE 115200
93/*
94 * NS16550 Configuration
95 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_NS16550
97#define CONFIG_SYS_NS16550_SERIAL
wdenk9dd41a72005-05-12 22:48:09 +000098
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenk9dd41a72005-05-12 22:48:09 +0000100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_NS16550_CLK 14745600
wdenk9dd41a72005-05-12 22:48:09 +0000102
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_UART_BASE 0xE0000000
104#define CONFIG_SYS_UART_SIZE 0x10000
wdenk9dd41a72005-05-12 22:48:09 +0000105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_UART_BASE + 0x8000)
wdenk9dd41a72005-05-12 22:48:09 +0000107
Sergej Stepanov6abd82e2007-10-17 11:18:42 +0200108
109/* pass open firmware flat tree */
110#define CONFIG_OF_LIBFDT 1
111#define CONFIG_OF_BOARD_SETUP 1
112
Sergej Stepanov6abd82e2007-10-17 11:18:42 +0200113#define OF_TBCLK (bd->bi_busfreq / 4)
114#define OF_STDOUT_PATH "/soc@f0000000/serial8250@e0008000"
115
116
wdenk9dd41a72005-05-12 22:48:09 +0000117/*
118 * select ethernet configuration
119 *
120 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
121 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
122 * for FCC)
123 *
124 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
Jon Loeliger639221c2007-07-09 17:15:49 -0500125 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
wdenk9dd41a72005-05-12 22:48:09 +0000126 */
127#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
128#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
129#undef CONFIG_ETHER_NONE /* define if ether on something else */
Sergej Stepanov6abd82e2007-10-17 11:18:42 +0200130#define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */
131#define CONFIG_ETHER_ON_FCC1
132#define FCC_ENET
wdenk9dd41a72005-05-12 22:48:09 +0000133
134/*
Sergej Stepanov6abd82e2007-10-17 11:18:42 +0200135 * - Rx-CLK is CLK10
136 * - Tx-CLK is CLK9
wdenk9dd41a72005-05-12 22:48:09 +0000137 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
138 * - Enable Full Duplex in FSMR
139 */
Mike Frysingerd4590da2011-10-17 05:38:58 +0000140# define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
141# define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK10|CMXFCR_TF1CS_CLK9)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142# define CONFIG_SYS_CPMFCR_RAMTYPE 0
143# define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
wdenk9dd41a72005-05-12 22:48:09 +0000144
145
146/* system clock rate (CLKIN) - equal to the 60x and local bus speed */
147#define CONFIG_8260_CLKIN 66666666 /* in Hz */
148
149#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk9dd41a72005-05-12 22:48:09 +0000151
152#undef CONFIG_WATCHDOG /* watchdog disabled */
153
154#define CONFIG_TIMESTAMP /* Print image info with timestamp */
155
Jon Loeliger7be044e2007-07-09 21:24:19 -0500156/*
157 * BOOTP options
158 */
159#define CONFIG_BOOTP_SUBNETMASK
160#define CONFIG_BOOTP_GATEWAY
161#define CONFIG_BOOTP_HOSTNAME
162#define CONFIG_BOOTP_BOOTPATH
163#define CONFIG_BOOTP_BOOTFILESIZE
wdenk9dd41a72005-05-12 22:48:09 +0000164
Sergej Stepanov6abd82e2007-10-17 11:18:42 +0200165#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenk9dd41a72005-05-12 22:48:09 +0000167
Jon Loeliger348f2582007-07-08 13:46:18 -0500168/*
169 * Command line configuration.
170 */
171#include <config_cmd_default.h>
172
173#define CONFIG_CMD_DHCP
174#define CONFIG_CMD_NFS
175#define CONFIG_CMD_NAND
176#define CONFIG_CMD_I2C
177#define CONFIG_CMD_SNTP
178
wdenk9dd41a72005-05-12 22:48:09 +0000179
180/*
181 * Miscellaneous configurable options
182 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger348f2582007-07-08 13:46:18 -0500184#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk9dd41a72005-05-12 22:48:09 +0000186#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk9dd41a72005-05-12 22:48:09 +0000188#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
190#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
191#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk9dd41a72005-05-12 22:48:09 +0000192
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
194#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk9dd41a72005-05-12 22:48:09 +0000195
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk9dd41a72005-05-12 22:48:09 +0000197
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
wdenk9dd41a72005-05-12 22:48:09 +0000199
200/*
201 * For booting Linux, the board info and command line data
202 * have to be in the first 8 MB of memory, since this is
203 * the maximum mapped by the Linux kernel during initialization.
204 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk9dd41a72005-05-12 22:48:09 +0000206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200208#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_FLASH_BANKS_LIST { 0xFF800000 }
Stefan Roeseca5def32010-08-31 10:00:10 +0200210#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
wdenk9dd41a72005-05-12 22:48:09 +0000211/* What should the base address of the main FLASH be and how big is
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200212 * it (in MBytes)? This must contain CONFIG_SYS_TEXT_BASE from board/ids8247/config.mk
wdenk9dd41a72005-05-12 22:48:09 +0000213 * The main FLASH is whichever is connected to *CS0.
214 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_FLASH0_BASE 0xFFF00000
216#define CONFIG_SYS_FLASH0_SIZE 8
wdenk9dd41a72005-05-12 22:48:09 +0000217
218/* Flash bank size (for preliminary settings)
219 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_FLASH_SIZE CONFIG_SYS_FLASH0_SIZE
wdenk9dd41a72005-05-12 22:48:09 +0000221
222/*-----------------------------------------------------------------------
223 * FLASH organization
224 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
wdenk9dd41a72005-05-12 22:48:09 +0000226
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
228#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenk9dd41a72005-05-12 22:48:09 +0000229
230/* Environment in flash */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200231#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x60000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200233#define CONFIG_ENV_SIZE 0x20000
234#define CONFIG_ENV_SECT_SIZE 0x20000
wdenk9dd41a72005-05-12 22:48:09 +0000235
236/*-----------------------------------------------------------------------
237 * NAND-FLASH stuff
238 *-----------------------------------------------------------------------
239 */
Jon Loeliger348f2582007-07-08 13:46:18 -0500240#if defined(CONFIG_CMD_NAND)
wdenk9dd41a72005-05-12 22:48:09 +0000241
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_NAND0_BASE 0xE1000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
wdenk9dd41a72005-05-12 22:48:09 +0000244
Jon Loeliger11799432007-07-10 09:02:57 -0500245#endif /* CONFIG_CMD_NAND */
wdenk9dd41a72005-05-12 22:48:09 +0000246
247/*-----------------------------------------------------------------------
248 * Hard Reset Configuration Words
249 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250 * if you change bits in the HRCW, you must also change the CONFIG_SYS_*
wdenk9dd41a72005-05-12 22:48:09 +0000251 * defines for the various registers affected by the HRCW e.g. changing
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252 * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR.
wdenk9dd41a72005-05-12 22:48:09 +0000253 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_HRCW_MASTER (HRCW_BPS01 | HRCW_BMS | HRCW_ISB100 | HRCW_APPC10 | HRCW_MODCK_H1000)
wdenk9dd41a72005-05-12 22:48:09 +0000255
256/* no slaves so just fill with zeros */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_HRCW_SLAVE1 0
258#define CONFIG_SYS_HRCW_SLAVE2 0
259#define CONFIG_SYS_HRCW_SLAVE3 0
260#define CONFIG_SYS_HRCW_SLAVE4 0
261#define CONFIG_SYS_HRCW_SLAVE5 0
262#define CONFIG_SYS_HRCW_SLAVE6 0
263#define CONFIG_SYS_HRCW_SLAVE7 0
wdenk9dd41a72005-05-12 22:48:09 +0000264
265/*-----------------------------------------------------------------------
266 * Internal Memory Mapped Register
267 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_IMMR 0xF0000000
wdenk9dd41a72005-05-12 22:48:09 +0000269
270/*-----------------------------------------------------------------------
271 * Definitions for initial stack pointer and data area (in DPRAM)
272 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200274#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200275#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk9dd41a72005-05-12 22:48:09 +0000277
278/*-----------------------------------------------------------------------
279 * Start addresses for the final memory configuration
280 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk9dd41a72005-05-12 22:48:09 +0000282 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283 * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE
wdenk9dd41a72005-05-12 22:48:09 +0000284 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_SDRAM_BASE 0x00000000
286#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH0_BASE
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200287#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
289#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
wdenk9dd41a72005-05-12 22:48:09 +0000290
wdenk9dd41a72005-05-12 22:48:09 +0000291/*-----------------------------------------------------------------------
292 * Cache Configuration
293 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeliger348f2582007-07-08 13:46:18 -0500295#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk9dd41a72005-05-12 22:48:09 +0000297#endif
298
299/*-----------------------------------------------------------------------
300 * HIDx - Hardware Implementation-dependent Registers 2-11
301 *-----------------------------------------------------------------------
302 * HID0 also contains cache control - initially enable both caches and
303 * invalidate contents, then the final state leaves only the instruction
304 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
305 * but Soft reset does not.
306 *
307 * HID1 has only read-only information - nothing to set.
308 */
309
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI)
311#define CONFIG_SYS_HID0_FINAL 0
312#define CONFIG_SYS_HID2 0
wdenk9dd41a72005-05-12 22:48:09 +0000313
314/*-----------------------------------------------------------------------
315 * RMR - Reset Mode Register 5-5
316 *-----------------------------------------------------------------------
317 * turn on Checkstop Reset Enable
318 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_RMR 0
wdenk9dd41a72005-05-12 22:48:09 +0000320
321/*-----------------------------------------------------------------------
322 * BCR - Bus Configuration 4-25
323 *-----------------------------------------------------------------------
324 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_BCR 0
wdenk9dd41a72005-05-12 22:48:09 +0000326
327/*-----------------------------------------------------------------------
328 * SIUMCR - SIU Module Configuration 4-31
329 *-----------------------------------------------------------------------
330 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331#define CONFIG_SYS_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_BCTLC01)
wdenk9dd41a72005-05-12 22:48:09 +0000332
333/*-----------------------------------------------------------------------
334 * SYPCR - System Protection Control 4-35
335 * SYPCR can only be written once after reset!
336 *-----------------------------------------------------------------------
337 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
338 */
339#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk9dd41a72005-05-12 22:48:09 +0000341 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
342#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk9dd41a72005-05-12 22:48:09 +0000344 SYPCR_SWRI|SYPCR_SWP)
345#endif /* CONFIG_WATCHDOG */
346
347/*-----------------------------------------------------------------------
348 * TMCNTSC - Time Counter Status and Control 4-40
349 *-----------------------------------------------------------------------
350 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
351 * and enable Time Counter
352 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
wdenk9dd41a72005-05-12 22:48:09 +0000354
355/*-----------------------------------------------------------------------
356 * PISCR - Periodic Interrupt Status and Control 4-42
357 *-----------------------------------------------------------------------
358 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
359 * Periodic timer
360 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
wdenk9dd41a72005-05-12 22:48:09 +0000362
363/*-----------------------------------------------------------------------
364 * SCCR - System Clock Control 9-8
365 *-----------------------------------------------------------------------
366 * Ensure DFBRG is Divide by 16
367 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_SCCR (0x00000028 | SCCR_DFBRG01)
wdenk9dd41a72005-05-12 22:48:09 +0000369
370/*-----------------------------------------------------------------------
371 * RCCR - RISC Controller Configuration 13-7
372 *-----------------------------------------------------------------------
373 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_RCCR 0
wdenk9dd41a72005-05-12 22:48:09 +0000375
376/*
377 * Init Memory Controller:
378 *
379 * Bank Bus Machine PortSz Device
380 * ---- --- ------- ------ ------
381 * 0 60x GPCM 16 bit FLASH
382 * 1 60x GPCM 8 bit NAND
383 * 2 60x SDRAM 32 bit SDRAM
384 * 3 60x GPCM 8 bit UART
385 *
386 */
387
388#define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
389
390/* Minimum mask to separate preliminary
391 * address ranges for CS[0:2]
392 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393#define CONFIG_SYS_GLOBAL_SDRAM_LIMIT (32<<20) /* less than 32 MB */
wdenk9dd41a72005-05-12 22:48:09 +0000394
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395#define CONFIG_SYS_MPTPR 0x6600
wdenk9dd41a72005-05-12 22:48:09 +0000396
397/*-----------------------------------------------------------------------------
398 * Address for Mode Register Set (MRS) command
399 *-----------------------------------------------------------------------------
400 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200401#define CONFIG_SYS_MRS_OFFS 0x00000110
wdenk9dd41a72005-05-12 22:48:09 +0000402
403
404/* Bank 0 - FLASH
405 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200406#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
wdenk9dd41a72005-05-12 22:48:09 +0000407 BRx_PS_8 |\
408 BRx_MS_GPCM_P |\
409 BRx_V)
410
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200411#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
wdenk9dd41a72005-05-12 22:48:09 +0000412 ORxG_SCY_6_CLK )
413
Jon Loeliger348f2582007-07-08 13:46:18 -0500414#if defined(CONFIG_CMD_NAND)
wdenk9dd41a72005-05-12 22:48:09 +0000415/* Bank 1 - NAND Flash
416*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200417#define CONFIG_SYS_NAND_BASE CONFIG_SYS_NAND0_BASE
418#define CONFIG_SYS_NAND_SIZE 0x8000
wdenk9dd41a72005-05-12 22:48:09 +0000419
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200420#define CONFIG_SYS_OR_TIMING_NAND 0x000036
wdenk9dd41a72005-05-12 22:48:09 +0000421
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200422#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_NAND_BASE & BRx_BA_MSK) | BRx_PS_8 | BRx_MS_GPCM_P | BRx_V )
423#define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_NAND_SIZE) | CONFIG_SYS_OR_TIMING_NAND )
wdenk9dd41a72005-05-12 22:48:09 +0000424#endif
425
426/* Bank 2 - 60x bus SDRAM
427 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200428#define CONFIG_SYS_PSRT 0x20
429#define CONFIG_SYS_LSRT 0x20
wdenk9dd41a72005-05-12 22:48:09 +0000430
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200431#define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
wdenk9dd41a72005-05-12 22:48:09 +0000432 BRx_PS_32 |\
433 BRx_MS_SDRAM_P |\
434 BRx_V)
435
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2
wdenk9dd41a72005-05-12 22:48:09 +0000437
438
439/* SDRAM initialization values
440*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200441#define CONFIG_SYS_OR2 ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
wdenk9dd41a72005-05-12 22:48:09 +0000442 ORxS_BPD_4 |\
Sergej Stepanov6abd82e2007-10-17 11:18:42 +0200443 ORxS_ROWST_PBI0_A9 |\
wdenk9dd41a72005-05-12 22:48:09 +0000444 ORxS_NUMR_12)
445
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200446#define CONFIG_SYS_PSDMR (PSDMR_SDAM_A14_IS_A5 |\
wdenk9dd41a72005-05-12 22:48:09 +0000447 PSDMR_BSMA_A15_A17 |\
Sergej Stepanov6abd82e2007-10-17 11:18:42 +0200448 PSDMR_SDA10_PBI0_A10 |\
wdenk9dd41a72005-05-12 22:48:09 +0000449 PSDMR_RFRC_5_CLK |\
450 PSDMR_PRETOACT_2W |\
451 PSDMR_ACTTORW_2W |\
452 PSDMR_BL |\
453 PSDMR_LDOTOPRE_2C |\
454 PSDMR_WRC_3C |\
455 PSDMR_CL_3)
456
457/* Bank 3 - UART
458*/
459
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200460#define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_UART_BASE & BRx_BA_MSK) | BRx_PS_8 | BRx_MS_GPCM_P | BRx_V )
461#define CONFIG_SYS_OR3_PRELIM (((-CONFIG_SYS_UART_SIZE) & ORxG_AM_MSK) | ORxG_CSNT | ORxG_SCY_1_CLK | ORxG_TRLX )
wdenk9dd41a72005-05-12 22:48:09 +0000462
463#endif /* __CONFIG_H */