blob: 1babb72fd0ef529162e8fcf70612fb5616ae1487 [file] [log] [blame]
Matthew Fettke545c8e02008-01-24 14:02:32 -06001/*
2 * Configuation settings for the Motorola MC5275EVB board.
3 *
4 * By Arthur Shipkowski <art@videon-central.com>
5 * Copyright (C) 2005 Videon Central, Inc.
6 *
7 * Based off of M5272C3 board code by Josef Baumgartner
8 * <josef.baumgartner@telex.de>
9 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +020010 * SPDX-License-Identifier: GPL-2.0+
Matthew Fettke545c8e02008-01-24 14:02:32 -060011 */
12
13/*
14 * board/config.h - configuration options, board specific
15 */
16
17#ifndef _M5275EVB_H
18#define _M5275EVB_H
19
20/*
21 * High Level Configuration Options
22 * (easy to change)
23 */
Matthew Fettke545c8e02008-01-24 14:02:32 -060024
25#define CONFIG_MCFTMR
26
27#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020028#define CONFIG_SYS_UART_PORT (0)
Matthew Fettke545c8e02008-01-24 14:02:32 -060029
30/* Configuration for environment
31 * Environment is embedded in u-boot in the second sector of the flash
32 */
33#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020034#define CONFIG_ENV_OFFSET 0x4000
35#define CONFIG_ENV_SECT_SIZE 0x2000
Matthew Fettke545c8e02008-01-24 14:02:32 -060036#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020037#define CONFIG_ENV_ADDR 0xffe04000
38#define CONFIG_ENV_SECT_SIZE 0x2000
Matthew Fettke545c8e02008-01-24 14:02:32 -060039#endif
40
angelo@sysam.it5296cb12015-03-29 22:54:16 +020041#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -060042 . = DEFINED(env_offset) ? env_offset : .; \
43 env/embedded.o(.text);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020044
Matthew Fettke545c8e02008-01-24 14:02:32 -060045/*
46 * BOOTP options
47 */
48#define CONFIG_BOOTP_BOOTFILESIZE
Matthew Fettke545c8e02008-01-24 14:02:32 -060049
50/* Available command configuration */
Matthew Fettke545c8e02008-01-24 14:02:32 -060051
Matthew Fettke545c8e02008-01-24 14:02:32 -060052#define CONFIG_MCFFEC
53#ifdef CONFIG_MCFFEC
Matthew Fettke545c8e02008-01-24 14:02:32 -060054#define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050055#define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_DISCOVER_PHY
57#define CONFIG_SYS_RX_ETH_BUFFER 8
58#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
59#define CONFIG_SYS_FEC0_PINMUX 0
60#define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
61#define CONFIG_SYS_FEC1_PINMUX 0
62#define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC1_IOBASE
Matthew Fettke545c8e02008-01-24 14:02:32 -060063#define MCFFEC_TOUT_LOOP 50000
64#define CONFIG_HAS_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
66#ifndef CONFIG_SYS_DISCOVER_PHY
Matthew Fettke545c8e02008-01-24 14:02:32 -060067#define FECDUPLEX FULL
68#define FECSPEED _100BASET
69#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
71#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Matthew Fettke545c8e02008-01-24 14:02:32 -060072#endif
73#endif
74#endif
75
76/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020077#define CONFIG_SYS_I2C
78#define CONFIG_SYS_I2C_FSL
79#define CONFIG_SYS_FSL_I2C_SPEED 80000
80#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
81#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
83#define CONFIG_SYS_I2C_PINMUX_REG (gpio_reg->par_feci2c)
84#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFF0)
85#define CONFIG_SYS_I2C_PINMUX_SET (0x000F)
Matthew Fettke545c8e02008-01-24 14:02:32 -060086
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_LOAD_ADDR 0x800000
Matthew Fettke545c8e02008-01-24 14:02:32 -060088
Matthew Fettke545c8e02008-01-24 14:02:32 -060089#define CONFIG_BOOTCOMMAND "bootm ffe40000"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_MEMTEST_START 0x400
91#define CONFIG_SYS_MEMTEST_END 0x380000
Matthew Fettke545c8e02008-01-24 14:02:32 -060092
TsiChung Liew0e8a7552010-03-10 16:33:03 -060093#ifdef CONFIG_MCFFEC
94# define CONFIG_NET_RETRY_COUNT 5
95# define CONFIG_OVERWRITE_ETHADDR_ONCE
96#endif /* FEC_ENET */
97
98#define CONFIG_EXTRA_ENV_SETTINGS \
99 "netdev=eth0\0" \
100 "loadaddr=10000\0" \
101 "uboot=u-boot.bin\0" \
102 "load=tftp ${loadaddr} ${uboot}\0" \
103 "upd=run load; run prog\0" \
104 "prog=prot off ffe00000 ffe3ffff;" \
105 "era ffe00000 ffe3ffff;" \
106 "cp.b ${loadaddr} ffe00000 ${filesize};"\
107 "save\0" \
108 ""
109
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_CLK 150000000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600111
112/*
113 * Low Level Configuration Settings
114 * (address mappings, register initial values, etc.)
115 * You should know what you are doing if you make changes here.
116 */
117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_MBAR 0x40000000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600119
120/*-----------------------------------------------------------------------
121 * Definitions for initial stack pointer and data area (in DPRAM)
122 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200124#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200125#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Matthew Fettke545c8e02008-01-24 14:02:32 -0600127
128/*-----------------------------------------------------------------------
129 * Start addresses for the final memory configuration
130 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Matthew Fettke545c8e02008-01-24 14:02:32 -0600132 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_SDRAM_BASE 0x00000000
134#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew012522f2008-10-21 10:03:07 +0000135#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Matthew Fettke545c8e02008-01-24 14:02:32 -0600136
137#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_MONITOR_BASE 0x20000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600139#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
Matthew Fettke545c8e02008-01-24 14:02:32 -0600141#endif
142
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_MONITOR_LEN 0x20000
144#define CONFIG_SYS_MALLOC_LEN (256 << 10)
145#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Matthew Fettke545c8e02008-01-24 14:02:32 -0600146
147/*
148 * For booting Linux, the board info and command line data
149 * have to be in the first 8 MB of memory, since this is
150 * the maximum mapped by the Linux kernel during initialization ??
151 */
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000152#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
153#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
Matthew Fettke545c8e02008-01-24 14:02:32 -0600154
155/*-----------------------------------------------------------------------
156 * FLASH organization
157 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
159#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max number of sectors on one chip */
160#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200163#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_FLASH_SIZE 0x200000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600165
166/*-----------------------------------------------------------------------
167 * Cache Configuration
168 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_CACHELINE_SIZE 16
Matthew Fettke545c8e02008-01-24 14:02:32 -0600170
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600171#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200172 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600173#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200174 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600175#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
176#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
177 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
178 CF_ACR_EN | CF_ACR_SM_ALL)
179#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
180 CF_CACR_DISD | CF_CACR_INVI | \
181 CF_CACR_CEIB | CF_CACR_DCM | \
182 CF_CACR_EUSP)
183
Matthew Fettke545c8e02008-01-24 14:02:32 -0600184/*-----------------------------------------------------------------------
185 * Memory bank definitions
186 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000187#define CONFIG_SYS_CS0_BASE 0xffe00000
188#define CONFIG_SYS_CS0_CTRL 0x00001980
189#define CONFIG_SYS_CS0_MASK 0x001F0001
Matthew Fettke545c8e02008-01-24 14:02:32 -0600190
TsiChung Liew012522f2008-10-21 10:03:07 +0000191#define CONFIG_SYS_CS1_BASE 0x30000000
192#define CONFIG_SYS_CS1_CTRL 0x00001900
193#define CONFIG_SYS_CS1_MASK 0x00070001
Matthew Fettke545c8e02008-01-24 14:02:32 -0600194
195/*-----------------------------------------------------------------------
196 * Port configuration
197 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_FECI2C 0x0FA0
Matthew Fettke545c8e02008-01-24 14:02:32 -0600199
200#endif /* _M5275EVB_H */