blob: fe156e7815788e1fd661deff6bd764059b89fe3a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk42d1f032003-10-15 23:53:47 +00002/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06003 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2002,2003 Motorola,Inc.
5 * Xianghua Xiao <X.Xiao@motorola.com>
wdenk42d1f032003-10-15 23:53:47 +00006 */
7
wdenk0ac6f8b2004-07-09 23:27:13 +00008/*
9 * mpc8540ads board configuration file
10 *
11 * Please refer to doc/README.mpc85xx for more info.
12 *
13 * Make sure you change the MAC address and other network params first,
Joe Hershberger92ac5202015-05-04 14:55:14 -050014 * search for CONFIG_SERVERIP, etc in this file.
wdenk42d1f032003-10-15 23:53:47 +000015 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
Wolfgang Denk2ae18242010-10-06 09:05:45 +020020/*
21 * default CCARBAR is at 0xff700000
22 * assume U-Boot is less than 0.5MB
23 */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020024
Jon Loeliger288693a2005-07-25 12:14:54 -050025#ifndef CONFIG_HAS_FEC
26#define CONFIG_HAS_FEC 1 /* 8540 has FEC */
27#endif
28
Kumar Gala0151cba2008-10-21 11:33:58 -050029#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
wdenk42d1f032003-10-15 23:53:47 +000030
wdenk0ac6f8b2004-07-09 23:27:13 +000031/*
32 * sysclk for MPC85xx
33 *
34 * Two valid values are:
35 * 33000000
36 * 66000000
37 *
38 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk9aea9532004-08-01 23:02:45 +000039 * is likely the desired value here, so that is now the default.
40 * The board, however, can run at 66MHz. In any event, this value
41 * must match the settings of some switches. Details can be found
42 * in the README.mpc85xxads.
Matthew McClintock34c3c0e2006-06-28 10:47:03 -050043 *
44 * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to
45 * 33MHz to accommodate, based on a PCI pin.
46 * Note that PCI-X won't work at 33MHz.
wdenk0ac6f8b2004-07-09 23:27:13 +000047 */
48
wdenk9aea9532004-08-01 23:02:45 +000049#ifndef CONFIG_SYS_CLK_FREQ
Matthew McClintock34c3c0e2006-06-28 10:47:03 -050050#define CONFIG_SYS_CLK_FREQ 33000000
wdenk42d1f032003-10-15 23:53:47 +000051#endif
52
wdenk0ac6f8b2004-07-09 23:27:13 +000053/*
54 * These can be toggled for performance analysis, otherwise use default.
55 */
56#define CONFIG_L2_CACHE /* toggle L2 cache */
57#define CONFIG_BTB /* toggle branch predition */
wdenk42d1f032003-10-15 23:53:47 +000058
Timur Tabie46fedf2011-08-04 18:03:41 -050059#define CONFIG_SYS_CCSRBAR 0xe0000000
60#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk42d1f032003-10-15 23:53:47 +000061
Kumar Gala9617c8d2008-06-06 13:12:18 -050062/* DDR Setup */
Kumar Gala9617c8d2008-06-06 13:12:18 -050063#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
wdenk9aea9532004-08-01 23:02:45 +000064
Kumar Gala9617c8d2008-06-06 13:12:18 -050065#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
66
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
68#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +000069
Kumar Gala9617c8d2008-06-06 13:12:18 -050070#define CONFIG_DIMM_SLOTS_PER_CTLR 1
71#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk9aea9532004-08-01 23:02:45 +000072
Kumar Gala9617c8d2008-06-06 13:12:18 -050073/* I2C addresses of SPD EEPROMs */
74#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk9aea9532004-08-01 23:02:45 +000075
Kumar Gala9617c8d2008-06-06 13:12:18 -050076/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
78#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
79#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
80#define CONFIG_SYS_DDR_TIMING_1 0x37344321
81#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
82#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
83#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
84#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
wdenk42d1f032003-10-15 23:53:47 +000085
wdenk0ac6f8b2004-07-09 23:27:13 +000086/*
87 * SDRAM on the Local Bus
88 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
90#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk42d1f032003-10-15 23:53:47 +000091
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
93#define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk42d1f032003-10-15 23:53:47 +000094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
96#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
97#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
98#undef CONFIG_SYS_FLASH_CHECKSUM
99#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
100#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk42d1f032003-10-15 23:53:47 +0000101
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200102#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk0ac6f8b2004-07-09 23:27:13 +0000103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
105#define CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000106#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#undef CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000108#endif
109
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk42d1f032003-10-15 23:53:47 +0000111
wdenk0ac6f8b2004-07-09 23:27:13 +0000112/*
113 * Local Bus Definitions
114 */
115
116/*
117 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk0ac6f8b2004-07-09 23:27:13 +0000119 *
120 * For BR2, need:
121 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
122 * port-size = 32-bits = BR2[19:20] = 11
123 * no parity checking = BR2[21:22] = 00
124 * SDRAM for MSEL = BR2[24:26] = 011
125 * Valid = BR[31] = 1
126 *
127 * 0 4 8 12 16 20 24 28
128 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
129 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk0ac6f8b2004-07-09 23:27:13 +0000131 * FIXME: the top 17 bits of BR2.
132 */
133
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk0ac6f8b2004-07-09 23:27:13 +0000135
136/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk0ac6f8b2004-07-09 23:27:13 +0000138 *
139 * For OR2, need:
140 * 64MB mask for AM, OR2[0:7] = 1111 1100
141 * XAM, OR2[17:18] = 11
142 * 9 columns OR2[19-21] = 010
143 * 13 rows OR2[23-25] = 100
144 * EAD set for extra time OR[31] = 1
145 *
146 * 0 4 8 12 16 20 24 28
147 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
148 */
149
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk0ac6f8b2004-07-09 23:27:13 +0000151
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
153#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
154#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
155#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
wdenk0ac6f8b2004-07-09 23:27:13 +0000156
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500157#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
158 | LSDMR_RFCR5 \
159 | LSDMR_PRETOACT3 \
160 | LSDMR_ACTTORW3 \
161 | LSDMR_BL8 \
162 | LSDMR_WRC2 \
163 | LSDMR_CL3 \
164 | LSDMR_RFEN \
wdenk0ac6f8b2004-07-09 23:27:13 +0000165 )
166
167/*
168 * SDRAM Controller configuration sequence.
169 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500170#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
171#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
172#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
173#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
174#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000175
wdenk9aea9532004-08-01 23:02:45 +0000176/*
177 * 32KB, 8-bit wide for ADS config reg
178 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_BR4_PRELIM 0xf8000801
180#define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
181#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
wdenk42d1f032003-10-15 23:53:47 +0000182
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_INIT_RAM_LOCK 1
184#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200185#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk42d1f032003-10-15 23:53:47 +0000186
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200187#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk42d1f032003-10-15 23:53:47 +0000189
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
wdenk42d1f032003-10-15 23:53:47 +0000191
192/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_NS16550_SERIAL
194#define CONFIG_SYS_NS16550_REG_SIZE 1
195#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk42d1f032003-10-15 23:53:47 +0000196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk42d1f032003-10-15 23:53:47 +0000198 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
199
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
201#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk42d1f032003-10-15 23:53:47 +0000202
Jon Loeliger20476722006-10-20 15:50:15 -0500203/*
204 * I2C
205 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200206#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk42d1f032003-10-15 23:53:47 +0000207
wdenk0ac6f8b2004-07-09 23:27:13 +0000208/* RapidIO MMU */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600209#define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
Kumar Gala10795f42008-12-02 16:08:36 -0600210#define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600211#define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000213
214/*
215 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300216 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk0ac6f8b2004-07-09 23:27:13 +0000217 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600218#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600219#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600220#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600222#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600223#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
225#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000226
wdenk42d1f032003-10-15 23:53:47 +0000227#if defined(CONFIG_PCI)
wdenk0ac6f8b2004-07-09 23:27:13 +0000228
229#if !defined(CONFIG_PCI_PNP)
230 #define PCI_ENET0_IOADDR 0xe0000000
231 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200232 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk42d1f032003-10-15 23:53:47 +0000233#endif
234
wdenk0ac6f8b2004-07-09 23:27:13 +0000235#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
wdenk0ac6f8b2004-07-09 23:27:13 +0000236
237#endif /* CONFIG_PCI */
238
wdenk0ac6f8b2004-07-09 23:27:13 +0000239#if defined(CONFIG_TSEC_ENET)
240
Kim Phillips255a35772007-05-16 16:52:19 -0500241#define CONFIG_TSEC1 1
242#define CONFIG_TSEC1_NAME "TSEC0"
243#define CONFIG_TSEC2 1
244#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0ac6f8b2004-07-09 23:27:13 +0000245#define TSEC1_PHY_ADDR 0
246#define TSEC2_PHY_ADDR 1
wdenk0ac6f8b2004-07-09 23:27:13 +0000247#define TSEC1_PHYIDX 0
248#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500249#define TSEC1_FLAGS TSEC_GIGABIT
250#define TSEC2_FLAGS TSEC_GIGABIT
wdenk9aea9532004-08-01 23:02:45 +0000251
Jon Loeliger288693a2005-07-25 12:14:54 -0500252#if CONFIG_HAS_FEC
wdenk9aea9532004-08-01 23:02:45 +0000253#define CONFIG_MPC85XX_FEC 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500254#define CONFIG_MPC85XX_FEC_NAME "FEC"
wdenk9aea9532004-08-01 23:02:45 +0000255#define FEC_PHY_ADDR 3
wdenk0ac6f8b2004-07-09 23:27:13 +0000256#define FEC_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500257#define FEC_FLAGS 0
Jon Loeliger288693a2005-07-25 12:14:54 -0500258#endif
wdenk9aea9532004-08-01 23:02:45 +0000259
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500260/* Options are: TSEC[0-1], FEC */
261#define CONFIG_ETHPRIME "TSEC0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000262
263#endif /* CONFIG_TSEC_ENET */
264
wdenk0ac6f8b2004-07-09 23:27:13 +0000265/*
266 * Environment
267 */
wdenk42d1f032003-10-15 23:53:47 +0000268
wdenk0ac6f8b2004-07-09 23:27:13 +0000269#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk42d1f032003-10-15 23:53:47 +0000271
Jon Loeliger2835e512007-06-13 13:22:08 -0500272/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500273 * BOOTP options
274 */
275#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500276
wdenk0ac6f8b2004-07-09 23:27:13 +0000277#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk42d1f032003-10-15 23:53:47 +0000278
279/*
280 * Miscellaneous configurable options
281 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000282
wdenk42d1f032003-10-15 23:53:47 +0000283/*
284 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500285 * have to be in the first 64 MB of memory, since this is
wdenk42d1f032003-10-15 23:53:47 +0000286 * the maximum mapped by the Linux kernel during initialization.
287 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500288#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
289#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk42d1f032003-10-15 23:53:47 +0000290
wdenk9aea9532004-08-01 23:02:45 +0000291/*
292 * Environment Configuration
293 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000294
295/* The mac addresses for all ethernet interface */
wdenk42d1f032003-10-15 23:53:47 +0000296#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500297#define CONFIG_HAS_ETH0
wdenke2ffd592004-12-31 09:32:47 +0000298#define CONFIG_HAS_ETH1
wdenke2ffd592004-12-31 09:32:47 +0000299#define CONFIG_HAS_ETH2
wdenk42d1f032003-10-15 23:53:47 +0000300#endif
301
wdenk0ac6f8b2004-07-09 23:27:13 +0000302#define CONFIG_IPADDR 192.168.1.253
303
Mario Six5bc05432018-03-28 14:38:20 +0200304#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000305#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000306#define CONFIG_BOOTFILE "your.uImage"
wdenk0ac6f8b2004-07-09 23:27:13 +0000307
308#define CONFIG_SERVERIP 192.168.1.1
309#define CONFIG_GATEWAYIP 192.168.1.1
310#define CONFIG_NETMASK 255.255.255.0
311
wdenk9aea9532004-08-01 23:02:45 +0000312#define CONFIG_EXTRA_ENV_SETTINGS \
wdenk0ac6f8b2004-07-09 23:27:13 +0000313 "netdev=eth0\0" \
314 "consoledev=ttyS0\0" \
Andy Flemingd3ec0d92007-05-10 17:50:01 -0500315 "ramdiskaddr=1000000\0" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500316 "ramdiskfile=your.ramdisk.u-boot\0" \
317 "fdtaddr=400000\0" \
318 "fdtfile=your.fdt.dtb\0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000319
Tom Rini7ae1b082021-08-19 14:29:00 -0400320#define NFSBOOTCOMMAND \
wdenk0ac6f8b2004-07-09 23:27:13 +0000321 "setenv bootargs root=/dev/nfs rw " \
322 "nfsroot=$serverip:$rootpath " \
323 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
324 "console=$consoledev,$baudrate $othbootargs;" \
325 "tftp $loadaddr $bootfile;" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500326 "tftp $fdtaddr $fdtfile;" \
327 "bootm $loadaddr - $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000328
Tom Rini7ae1b082021-08-19 14:29:00 -0400329#define RAMBOOTCOMMAND \
wdenk0ac6f8b2004-07-09 23:27:13 +0000330 "setenv bootargs root=/dev/ram rw " \
331 "console=$consoledev,$baudrate $othbootargs;" \
332 "tftp $ramdiskaddr $ramdiskfile;" \
333 "tftp $loadaddr $bootfile;" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500334 "tftp $fdtaddr $fdtfile;" \
Andy Flemingd3ec0d92007-05-10 17:50:01 -0500335 "bootm $loadaddr $ramdiskaddr $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000336
Tom Rini7ae1b082021-08-19 14:29:00 -0400337#define CONFIG_BOOTCOMMAND NFSBOOTCOMMAND
wdenk42d1f032003-10-15 23:53:47 +0000338
339#endif /* __CONFIG_H */