Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 2 | /* |
Kumar Gala | 7c57f3e | 2011-01-11 00:52:35 -0600 | [diff] [blame] | 3 | * Copyright 2004, 2011 Freescale Semiconductor. |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 4 | * (C) Copyright 2002,2003 Motorola,Inc. |
| 5 | * Xianghua Xiao <X.Xiao@motorola.com> |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 8 | /* |
| 9 | * mpc8540ads board configuration file |
| 10 | * |
| 11 | * Please refer to doc/README.mpc85xx for more info. |
| 12 | * |
| 13 | * Make sure you change the MAC address and other network params first, |
Joe Hershberger | 92ac520 | 2015-05-04 14:55:14 -0500 | [diff] [blame] | 14 | * search for CONFIG_SERVERIP, etc in this file. |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 15 | */ |
| 16 | |
| 17 | #ifndef __CONFIG_H |
| 18 | #define __CONFIG_H |
| 19 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 20 | /* |
| 21 | * default CCARBAR is at 0xff700000 |
| 22 | * assume U-Boot is less than 0.5MB |
| 23 | */ |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 24 | |
Jon Loeliger | 288693a | 2005-07-25 12:14:54 -0500 | [diff] [blame] | 25 | #ifndef CONFIG_HAS_FEC |
| 26 | #define CONFIG_HAS_FEC 1 /* 8540 has FEC */ |
| 27 | #endif |
| 28 | |
Kumar Gala | 0151cba | 2008-10-21 11:33:58 -0500 | [diff] [blame] | 29 | #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 30 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 31 | /* |
| 32 | * sysclk for MPC85xx |
| 33 | * |
| 34 | * Two valid values are: |
| 35 | * 33000000 |
| 36 | * 66000000 |
| 37 | * |
| 38 | * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 39 | * is likely the desired value here, so that is now the default. |
| 40 | * The board, however, can run at 66MHz. In any event, this value |
| 41 | * must match the settings of some switches. Details can be found |
| 42 | * in the README.mpc85xxads. |
Matthew McClintock | 34c3c0e | 2006-06-28 10:47:03 -0500 | [diff] [blame] | 43 | * |
| 44 | * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to |
| 45 | * 33MHz to accommodate, based on a PCI pin. |
| 46 | * Note that PCI-X won't work at 33MHz. |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 47 | */ |
| 48 | |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 49 | #ifndef CONFIG_SYS_CLK_FREQ |
Matthew McClintock | 34c3c0e | 2006-06-28 10:47:03 -0500 | [diff] [blame] | 50 | #define CONFIG_SYS_CLK_FREQ 33000000 |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 51 | #endif |
| 52 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 53 | /* |
| 54 | * These can be toggled for performance analysis, otherwise use default. |
| 55 | */ |
| 56 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
| 57 | #define CONFIG_BTB /* toggle branch predition */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 58 | |
Timur Tabi | e46fedf | 2011-08-04 18:03:41 -0500 | [diff] [blame] | 59 | #define CONFIG_SYS_CCSRBAR 0xe0000000 |
| 60 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 61 | |
Kumar Gala | 9617c8d | 2008-06-06 13:12:18 -0500 | [diff] [blame] | 62 | /* DDR Setup */ |
Kumar Gala | 9617c8d | 2008-06-06 13:12:18 -0500 | [diff] [blame] | 63 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 64 | |
Kumar Gala | 9617c8d | 2008-06-06 13:12:18 -0500 | [diff] [blame] | 65 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 66 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 67 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
| 68 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 69 | |
Kumar Gala | 9617c8d | 2008-06-06 13:12:18 -0500 | [diff] [blame] | 70 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 71 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 72 | |
Kumar Gala | 9617c8d | 2008-06-06 13:12:18 -0500 | [diff] [blame] | 73 | /* I2C addresses of SPD EEPROMs */ |
| 74 | #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 75 | |
Kumar Gala | 9617c8d | 2008-06-06 13:12:18 -0500 | [diff] [blame] | 76 | /* These are used when DDR doesn't use SPD. */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 77 | #define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */ |
| 78 | #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */ |
| 79 | #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002 |
| 80 | #define CONFIG_SYS_DDR_TIMING_1 0x37344321 |
| 81 | #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ |
| 82 | #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ |
| 83 | #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */ |
| 84 | #define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 85 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 86 | /* |
| 87 | * SDRAM on the Local Bus |
| 88 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 89 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ |
| 90 | #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 91 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 92 | #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ |
| 93 | #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 94 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 95 | #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */ |
| 96 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 97 | #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */ |
| 98 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 99 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 100 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 101 | |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 102 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 103 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 104 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 105 | #define CONFIG_SYS_RAMBOOT |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 106 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 107 | #undef CONFIG_SYS_RAMBOOT |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 108 | #endif |
| 109 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 110 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 111 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 112 | /* |
| 113 | * Local Bus Definitions |
| 114 | */ |
| 115 | |
| 116 | /* |
| 117 | * Base Register 2 and Option Register 2 configure SDRAM. |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 119 | * |
| 120 | * For BR2, need: |
| 121 | * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 |
| 122 | * port-size = 32-bits = BR2[19:20] = 11 |
| 123 | * no parity checking = BR2[21:22] = 00 |
| 124 | * SDRAM for MSEL = BR2[24:26] = 011 |
| 125 | * Valid = BR[31] = 1 |
| 126 | * |
| 127 | * 0 4 8 12 16 20 24 28 |
| 128 | * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 |
| 129 | * |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 130 | * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 131 | * FIXME: the top 17 bits of BR2. |
| 132 | */ |
| 133 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_BR2_PRELIM 0xf0001861 |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 135 | |
| 136 | /* |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 137 | * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 138 | * |
| 139 | * For OR2, need: |
| 140 | * 64MB mask for AM, OR2[0:7] = 1111 1100 |
| 141 | * XAM, OR2[17:18] = 11 |
| 142 | * 9 columns OR2[19-21] = 010 |
| 143 | * 13 rows OR2[23-25] = 100 |
| 144 | * EAD set for extra time OR[31] = 1 |
| 145 | * |
| 146 | * 0 4 8 12 16 20 24 28 |
| 147 | * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 |
| 148 | */ |
| 149 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 150 | #define CONFIG_SYS_OR2_PRELIM 0xfc006901 |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 151 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 152 | #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ |
| 153 | #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ |
| 154 | #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ |
| 155 | #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 156 | |
Kumar Gala | b0fe93ed | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 157 | #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \ |
| 158 | | LSDMR_RFCR5 \ |
| 159 | | LSDMR_PRETOACT3 \ |
| 160 | | LSDMR_ACTTORW3 \ |
| 161 | | LSDMR_BL8 \ |
| 162 | | LSDMR_WRC2 \ |
| 163 | | LSDMR_CL3 \ |
| 164 | | LSDMR_RFEN \ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 165 | ) |
| 166 | |
| 167 | /* |
| 168 | * SDRAM Controller configuration sequence. |
| 169 | */ |
Kumar Gala | b0fe93ed | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 170 | #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL) |
| 171 | #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) |
| 172 | #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH) |
| 173 | #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW) |
| 174 | #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL) |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 175 | |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 176 | /* |
| 177 | * 32KB, 8-bit wide for ADS config reg |
| 178 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | #define CONFIG_SYS_BR4_PRELIM 0xf8000801 |
| 180 | #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1 |
| 181 | #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 182 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 184 | #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 186 | |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 188 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 189 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 191 | |
| 192 | /* Serial Port */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_NS16550_SERIAL |
| 194 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 195 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 196 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 197 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 198 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
| 199 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
| 201 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 202 | |
Jon Loeliger | 2047672 | 2006-10-20 15:50:15 -0500 | [diff] [blame] | 203 | /* |
| 204 | * I2C |
| 205 | */ |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 206 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 207 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 208 | /* RapidIO MMU */ |
Kumar Gala | 5af0fdd | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 209 | #define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */ |
Kumar Gala | 10795f4 | 2008-12-02 16:08:36 -0600 | [diff] [blame] | 210 | #define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */ |
Kumar Gala | 5af0fdd | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 211 | #define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 213 | |
| 214 | /* |
| 215 | * General PCI |
Sergei Shtylyov | 362dd83 | 2006-12-27 22:07:15 +0300 | [diff] [blame] | 216 | * Memory space is mapped 1-1, but I/O space must start from 0. |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 217 | */ |
Kumar Gala | 5af0fdd | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 218 | #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 |
Kumar Gala | 10795f4 | 2008-12-02 16:08:36 -0600 | [diff] [blame] | 219 | #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 |
Kumar Gala | 5af0fdd | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 220 | #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ |
Kumar Gala | aca5f01 | 2008-12-02 16:08:40 -0600 | [diff] [blame] | 222 | #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 |
Kumar Gala | 5f91ef6 | 2008-12-02 16:08:37 -0600 | [diff] [blame] | 223 | #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 224 | #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 |
| 225 | #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 226 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 227 | #if defined(CONFIG_PCI) |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 228 | |
| 229 | #if !defined(CONFIG_PCI_PNP) |
| 230 | #define PCI_ENET0_IOADDR 0xe0000000 |
| 231 | #define PCI_ENET0_MEMADDR 0xe0000000 |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 232 | #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 233 | #endif |
| 234 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 235 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 236 | |
| 237 | #endif /* CONFIG_PCI */ |
| 238 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 239 | #if defined(CONFIG_TSEC_ENET) |
| 240 | |
Kim Phillips | 255a3577 | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 241 | #define CONFIG_TSEC1 1 |
| 242 | #define CONFIG_TSEC1_NAME "TSEC0" |
| 243 | #define CONFIG_TSEC2 1 |
| 244 | #define CONFIG_TSEC2_NAME "TSEC1" |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 245 | #define TSEC1_PHY_ADDR 0 |
| 246 | #define TSEC2_PHY_ADDR 1 |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 247 | #define TSEC1_PHYIDX 0 |
| 248 | #define TSEC2_PHYIDX 0 |
Andy Fleming | 3a79013 | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 249 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 250 | #define TSEC2_FLAGS TSEC_GIGABIT |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 251 | |
Jon Loeliger | 288693a | 2005-07-25 12:14:54 -0500 | [diff] [blame] | 252 | #if CONFIG_HAS_FEC |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 253 | #define CONFIG_MPC85XX_FEC 1 |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 254 | #define CONFIG_MPC85XX_FEC_NAME "FEC" |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 255 | #define FEC_PHY_ADDR 3 |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 256 | #define FEC_PHYIDX 0 |
Andy Fleming | 3a79013 | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 257 | #define FEC_FLAGS 0 |
Jon Loeliger | 288693a | 2005-07-25 12:14:54 -0500 | [diff] [blame] | 258 | #endif |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 259 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 260 | /* Options are: TSEC[0-1], FEC */ |
| 261 | #define CONFIG_ETHPRIME "TSEC0" |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 262 | |
| 263 | #endif /* CONFIG_TSEC_ENET */ |
| 264 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 265 | /* |
| 266 | * Environment |
| 267 | */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 268 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 269 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 270 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 271 | |
Jon Loeliger | 2835e51 | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 272 | /* |
Jon Loeliger | 659e2f6 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 273 | * BOOTP options |
| 274 | */ |
| 275 | #define CONFIG_BOOTP_BOOTFILESIZE |
Jon Loeliger | 659e2f6 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 276 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 277 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 278 | |
| 279 | /* |
| 280 | * Miscellaneous configurable options |
| 281 | */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 282 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 283 | /* |
| 284 | * For booting Linux, the board info and command line data |
Kumar Gala | a832ac4 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 285 | * have to be in the first 64 MB of memory, since this is |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 286 | * the maximum mapped by the Linux kernel during initialization. |
| 287 | */ |
Kumar Gala | a832ac4 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 288 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ |
| 289 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 290 | |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 291 | /* |
| 292 | * Environment Configuration |
| 293 | */ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 294 | |
| 295 | /* The mac addresses for all ethernet interface */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 296 | #if defined(CONFIG_TSEC_ENET) |
Andy Fleming | 10327dc | 2007-08-16 16:35:02 -0500 | [diff] [blame] | 297 | #define CONFIG_HAS_ETH0 |
wdenk | e2ffd59 | 2004-12-31 09:32:47 +0000 | [diff] [blame] | 298 | #define CONFIG_HAS_ETH1 |
wdenk | e2ffd59 | 2004-12-31 09:32:47 +0000 | [diff] [blame] | 299 | #define CONFIG_HAS_ETH2 |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 300 | #endif |
| 301 | |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 302 | #define CONFIG_IPADDR 192.168.1.253 |
| 303 | |
Mario Six | 5bc0543 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 304 | #define CONFIG_HOSTNAME "unknown" |
Joe Hershberger | 8b3637c | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 305 | #define CONFIG_ROOTPATH "/nfsroot" |
Joe Hershberger | b3f44c2 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 306 | #define CONFIG_BOOTFILE "your.uImage" |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 307 | |
| 308 | #define CONFIG_SERVERIP 192.168.1.1 |
| 309 | #define CONFIG_GATEWAYIP 192.168.1.1 |
| 310 | #define CONFIG_NETMASK 255.255.255.0 |
| 311 | |
wdenk | 9aea953 | 2004-08-01 23:02:45 +0000 | [diff] [blame] | 312 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 313 | "netdev=eth0\0" \ |
| 314 | "consoledev=ttyS0\0" \ |
Andy Fleming | d3ec0d9 | 2007-05-10 17:50:01 -0500 | [diff] [blame] | 315 | "ramdiskaddr=1000000\0" \ |
Andy Fleming | 8272dc2 | 2006-09-13 10:33:35 -0500 | [diff] [blame] | 316 | "ramdiskfile=your.ramdisk.u-boot\0" \ |
| 317 | "fdtaddr=400000\0" \ |
| 318 | "fdtfile=your.fdt.dtb\0" |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 319 | |
Tom Rini | 7ae1b08 | 2021-08-19 14:29:00 -0400 | [diff] [blame] | 320 | #define NFSBOOTCOMMAND \ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 321 | "setenv bootargs root=/dev/nfs rw " \ |
| 322 | "nfsroot=$serverip:$rootpath " \ |
| 323 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 324 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 325 | "tftp $loadaddr $bootfile;" \ |
Andy Fleming | 8272dc2 | 2006-09-13 10:33:35 -0500 | [diff] [blame] | 326 | "tftp $fdtaddr $fdtfile;" \ |
| 327 | "bootm $loadaddr - $fdtaddr" |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 328 | |
Tom Rini | 7ae1b08 | 2021-08-19 14:29:00 -0400 | [diff] [blame] | 329 | #define RAMBOOTCOMMAND \ |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 330 | "setenv bootargs root=/dev/ram rw " \ |
| 331 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 332 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 333 | "tftp $loadaddr $bootfile;" \ |
Andy Fleming | 8272dc2 | 2006-09-13 10:33:35 -0500 | [diff] [blame] | 334 | "tftp $fdtaddr $fdtfile;" \ |
Andy Fleming | d3ec0d9 | 2007-05-10 17:50:01 -0500 | [diff] [blame] | 335 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
wdenk | 0ac6f8b | 2004-07-09 23:27:13 +0000 | [diff] [blame] | 336 | |
Tom Rini | 7ae1b08 | 2021-08-19 14:29:00 -0400 | [diff] [blame] | 337 | #define CONFIG_BOOTCOMMAND NFSBOOTCOMMAND |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 338 | |
| 339 | #endif /* __CONFIG_H */ |