blob: 57124e2a661a21808e98bed2c3a3418dc5c8e807 [file] [log] [blame]
Dzmitry Sankouski90496af2021-10-17 13:44:30 +03001// SPDX-License-Identifier: BSD-3-Clause
2/*
3 * Clock drivers for Qualcomm SDM845
4 *
5 * (C) Copyright 2017 Jorge Ramirez Ortiz <jorge.ramirez-ortiz@linaro.org>
6 * (C) Copyright 2021 Dzmitry Sankouski <dsankouski@gmail.com>
7 *
8 * Based on Little Kernel driver, simplified
9 */
10
11#include <common.h>
12#include <clk-uclass.h>
13#include <dm.h>
Caleb Connolly0e7fec02023-11-07 12:41:02 +000014#include <linux/delay.h>
Dzmitry Sankouski90496af2021-10-17 13:44:30 +030015#include <errno.h>
16#include <asm/io.h>
17#include <linux/bitops.h>
Sumit Gargffa79282022-07-12 12:42:06 +053018#include <dt-bindings/clock/qcom,gcc-sdm845.h>
Konrad Dybcio3ead6612023-11-07 12:41:01 +000019
Caleb Connollya623c142023-11-07 12:40:59 +000020#include "clock-qcom.h"
Dzmitry Sankouski90496af2021-10-17 13:44:30 +030021
22#define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
23
24struct freq_tbl {
25 uint freq;
26 uint src;
27 u8 pre_div;
28 u16 m;
29 u16 n;
30};
31
32static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
33 F(7372800, CFG_CLK_SRC_GPLL0_EVEN, 1, 384, 15625),
34 F(14745600, CFG_CLK_SRC_GPLL0_EVEN, 1, 768, 15625),
35 F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0),
36 F(29491200, CFG_CLK_SRC_GPLL0_EVEN, 1, 1536, 15625),
37 F(32000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 8, 75),
38 F(48000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 4, 25),
39 F(64000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 16, 75),
40 F(80000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 4, 15),
41 F(96000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 8, 25),
42 F(100000000, CFG_CLK_SRC_GPLL0_EVEN, 3, 0, 0),
43 F(102400000, CFG_CLK_SRC_GPLL0_EVEN, 1, 128, 375),
44 F(112000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 28, 75),
45 F(117964800, CFG_CLK_SRC_GPLL0_EVEN, 1, 6144, 15625),
46 F(120000000, CFG_CLK_SRC_GPLL0_EVEN, 2.5, 0, 0),
47 F(128000000, CFG_CLK_SRC_GPLL0, 1, 16, 75),
48 { }
49};
50
51static const struct bcr_regs uart2_regs = {
52 .cfg_rcgr = SE9_UART_APPS_CFG_RCGR,
53 .cmd_rcgr = SE9_UART_APPS_CMD_RCGR,
54 .M = SE9_UART_APPS_M,
55 .N = SE9_UART_APPS_N,
56 .D = SE9_UART_APPS_D,
57};
58
59const struct freq_tbl *qcom_find_freq(const struct freq_tbl *f, uint rate)
60{
61 if (!f)
62 return NULL;
63
64 if (!f->freq)
65 return f;
66
67 for (; f->freq; f++)
68 if (rate <= f->freq)
69 return f;
70
71 /* Default to our fastest rate */
72 return f - 1;
73}
74
Dzmitry Sankouski90496af2021-10-17 13:44:30 +030075ulong msm_set_rate(struct clk *clk, ulong rate)
76{
77 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
Caleb Connolly0e7fec02023-11-07 12:41:02 +000078 const struct freq_tbl *freq;
Dzmitry Sankouski90496af2021-10-17 13:44:30 +030079
80 switch (clk->id) {
Caleb Connolly0e7fec02023-11-07 12:41:02 +000081 case GCC_QUPV3_WRAP1_S1_CLK: /* UART9 */
82 freq = qcom_find_freq(ftbl_gcc_qupv3_wrap0_s0_clk_src, rate);
83 clk_rcg_set_rate_mnd(priv->base, &uart2_regs,
84 freq->pre_div, freq->m, freq->n, freq->src);
85
86 return freq->freq;
Dzmitry Sankouski90496af2021-10-17 13:44:30 +030087 default:
88 return 0;
89 }
90}
Sumit Gargc9e384e2022-08-04 19:57:14 +053091
Caleb Connolly0e7fec02023-11-07 12:41:02 +000092static const struct gate_clk sdm845_clks[] = {
93 GATE_CLK(GCC_QUPV3_WRAP0_S0_CLK, 0x5200c, 0x00000400),
94 GATE_CLK(GCC_QUPV3_WRAP0_S1_CLK, 0x5200c, 0x00000800),
95 GATE_CLK(GCC_QUPV3_WRAP0_S2_CLK, 0x5200c, 0x00001000),
96 GATE_CLK(GCC_QUPV3_WRAP0_S3_CLK, 0x5200c, 0x00002000),
97 GATE_CLK(GCC_QUPV3_WRAP0_S4_CLK, 0x5200c, 0x00004000),
98 GATE_CLK(GCC_QUPV3_WRAP0_S5_CLK, 0x5200c, 0x00008000),
99 GATE_CLK(GCC_QUPV3_WRAP0_S6_CLK, 0x5200c, 0x00010000),
100 GATE_CLK(GCC_QUPV3_WRAP0_S7_CLK, 0x5200c, 0x00020000),
101 GATE_CLK(GCC_QUPV3_WRAP1_S0_CLK, 0x5200c, 0x00400000),
102 GATE_CLK(GCC_QUPV3_WRAP1_S1_CLK, 0x5200c, 0x00800000),
103 GATE_CLK(GCC_QUPV3_WRAP1_S3_CLK, 0x5200c, 0x02000000),
104 GATE_CLK(GCC_QUPV3_WRAP1_S4_CLK, 0x5200c, 0x04000000),
105 GATE_CLK(GCC_QUPV3_WRAP1_S5_CLK, 0x5200c, 0x08000000),
106 GATE_CLK(GCC_QUPV3_WRAP1_S6_CLK, 0x5200c, 0x10000000),
107 GATE_CLK(GCC_QUPV3_WRAP1_S7_CLK, 0x5200c, 0x20000000),
108 GATE_CLK(GCC_QUPV3_WRAP_0_M_AHB_CLK, 0x5200c, 0x00000040),
109 GATE_CLK(GCC_QUPV3_WRAP_0_S_AHB_CLK, 0x5200c, 0x00000080),
110 GATE_CLK(GCC_QUPV3_WRAP_1_M_AHB_CLK, 0x5200c, 0x00100000),
111 GATE_CLK(GCC_QUPV3_WRAP_1_S_AHB_CLK, 0x5200c, 0x00200000),
112 GATE_CLK(GCC_SDCC2_AHB_CLK, 0x14008, 0x00000001),
113 GATE_CLK(GCC_SDCC2_APPS_CLK, 0x14004, 0x00000001),
114 GATE_CLK(GCC_SDCC4_AHB_CLK, 0x16008, 0x00000001),
115 GATE_CLK(GCC_SDCC4_APPS_CLK, 0x16004, 0x00000001),
116 GATE_CLK(GCC_UFS_CARD_AHB_CLK, 0x75010, 0x00000001),
117 GATE_CLK(GCC_UFS_CARD_AXI_CLK, 0x7500c, 0x00000001),
118 GATE_CLK(GCC_UFS_CARD_CLKREF_CLK, 0x8c004, 0x00000001),
119 GATE_CLK(GCC_UFS_CARD_ICE_CORE_CLK, 0x75058, 0x00000001),
120 GATE_CLK(GCC_UFS_CARD_PHY_AUX_CLK, 0x7508c, 0x00000001),
121 GATE_CLK(GCC_UFS_CARD_RX_SYMBOL_0_CLK, 0x75018, 0x00000001),
122 GATE_CLK(GCC_UFS_CARD_RX_SYMBOL_1_CLK, 0x750a8, 0x00000001),
123 GATE_CLK(GCC_UFS_CARD_TX_SYMBOL_0_CLK, 0x75014, 0x00000001),
124 GATE_CLK(GCC_UFS_CARD_UNIPRO_CORE_CLK, 0x75054, 0x00000001),
125 GATE_CLK(GCC_UFS_MEM_CLKREF_CLK, 0x8c000, 0x00000001),
126 GATE_CLK(GCC_UFS_PHY_AHB_CLK, 0x77010, 0x00000001),
127 GATE_CLK(GCC_UFS_PHY_AXI_CLK, 0x7700c, 0x00000001),
128 GATE_CLK(GCC_UFS_PHY_ICE_CORE_CLK, 0x77058, 0x00000001),
129 GATE_CLK(GCC_UFS_PHY_PHY_AUX_CLK, 0x7708c, 0x00000001),
130 GATE_CLK(GCC_UFS_PHY_RX_SYMBOL_0_CLK, 0x77018, 0x00000001),
131 GATE_CLK(GCC_UFS_PHY_RX_SYMBOL_1_CLK, 0x770a8, 0x00000001),
132 GATE_CLK(GCC_UFS_PHY_TX_SYMBOL_0_CLK, 0x77014, 0x00000001),
133 GATE_CLK(GCC_UFS_PHY_UNIPRO_CORE_CLK, 0x77054, 0x00000001),
134 GATE_CLK(GCC_USB30_PRIM_MASTER_CLK, 0x0f00c, 0x00000001),
135 GATE_CLK(GCC_USB30_PRIM_MOCK_UTMI_CLK, 0x0f014, 0x00000001),
136 GATE_CLK(GCC_USB30_PRIM_SLEEP_CLK, 0x0f010, 0x00000001),
137 GATE_CLK(GCC_USB30_SEC_MASTER_CLK, 0x1000c, 0x00000001),
138 GATE_CLK(GCC_USB30_SEC_MOCK_UTMI_CLK, 0x10014, 0x00000001),
139 GATE_CLK(GCC_USB30_SEC_SLEEP_CLK, 0x10010, 0x00000001),
140 GATE_CLK(GCC_USB3_PRIM_CLKREF_CLK, 0x8c008, 0x00000001),
141 GATE_CLK(GCC_USB3_PRIM_PHY_AUX_CLK, 0x0f04c, 0x00000001),
142 GATE_CLK(GCC_USB3_PRIM_PHY_COM_AUX_CLK, 0x0f050, 0x00000001),
143 GATE_CLK(GCC_USB3_PRIM_PHY_PIPE_CLK, 0x0f054, 0x00000001),
144 GATE_CLK(GCC_USB3_SEC_CLKREF_CLK, 0x8c028, 0x00000001),
145 GATE_CLK(GCC_USB3_SEC_PHY_AUX_CLK, 0x1004c, 0x00000001),
146 GATE_CLK(GCC_USB3_SEC_PHY_PIPE_CLK, 0x10054, 0x00000001),
147 GATE_CLK(GCC_USB3_SEC_PHY_COM_AUX_CLK, 0x10050, 0x00000001),
148 GATE_CLK(GCC_USB_PHY_CFG_AHB2PHY_CLK, 0x6a004, 0x00000001),
149};
150
Sumit Gargc9e384e2022-08-04 19:57:14 +0530151int msm_enable(struct clk *clk)
152{
Caleb Connolly0e7fec02023-11-07 12:41:02 +0000153 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
154
155 debug("%s: clk %s\n", __func__, sdm845_clks[clk->id].name);
156
157 qcom_gate_clk_en(priv, clk->id);
158
Sumit Gargc9e384e2022-08-04 19:57:14 +0530159 return 0;
160}
Konrad Dybcio3ead6612023-11-07 12:41:01 +0000161
162static const struct qcom_reset_map sdm845_gcc_resets[] = {
163 [GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
164 [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
165 [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
166 [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
167 [GCC_SDCC2_BCR] = { 0x14000 },
168 [GCC_SDCC4_BCR] = { 0x16000 },
169 [GCC_UFS_CARD_BCR] = { 0x75000 },
170 [GCC_UFS_PHY_BCR] = { 0x77000 },
171 [GCC_USB30_PRIM_BCR] = { 0xf000 },
172 [GCC_USB30_SEC_BCR] = { 0x10000 },
173 [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
174 [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
175 [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
176 [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
177 [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
178 [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
179 [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
180};
181
182static const struct msm_clk_data qcs404_gcc_data = {
183 .resets = sdm845_gcc_resets,
184 .num_resets = ARRAY_SIZE(sdm845_gcc_resets),
Caleb Connolly0e7fec02023-11-07 12:41:02 +0000185 .clks = sdm845_clks,
186 .num_clks = ARRAY_SIZE(sdm845_clks),
Konrad Dybcio3ead6612023-11-07 12:41:01 +0000187};
188
189static const struct udevice_id gcc_sdm845_of_match[] = {
190 {
191 .compatible = "qcom,gcc-sdm845",
192 .data = (ulong)&qcs404_gcc_data,
193 },
194 { }
195};
196
197U_BOOT_DRIVER(gcc_sdm845) = {
198 .name = "gcc_sdm845",
199 .id = UCLASS_NOP,
200 .of_match = gcc_sdm845_of_match,
201 .bind = qcom_cc_bind,
202 .flags = DM_FLAG_PRE_RELOC,
203};