blob: c42fe8c3ece2356a412e3dc73f0d27d915aa8b69 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +01002/*
3 * (C) Copyright 2014
Mario Sixd38826a2018-03-06 08:04:58 +01004 * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +01005 *
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +01006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
14#define CONFIG_E300 1 /* E300 family */
15#define CONFIG_MPC83xx 1 /* MPC83xx family */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010016
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010017#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010018
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +010019/*
20 * System Clock Setup
21 */
22#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
23#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
24
25/*
26 * Hardware Reset Configuration Word
27 * if CLKIN is 66.66MHz, then
28 * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz
29 * We choose the A type silicon as default, so the core is 400Mhz.
30 */
31#define CONFIG_SYS_HRCW_LOW (\
32 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
33 HRCWL_DDR_TO_SCB_CLK_2X1 |\
34 HRCWL_SVCOD_DIV_2 |\
35 HRCWL_CSB_TO_CLKIN_4X1 |\
36 HRCWL_CORE_TO_CSB_3X1)
37/*
38 * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits
39 * in 8308's HRCWH according to the manual, but original Freescale's
40 * code has them and I've expirienced some problems using the board
41 * with BDI3000 attached when I've tried to set these bits to zero
42 * (UART doesn't work after the 'reset run' command).
43 */
44#define CONFIG_SYS_HRCW_HIGH (\
45 HRCWH_PCI_HOST |\
46 HRCWH_PCI1_ARBITER_ENABLE |\
47 HRCWH_CORE_ENABLE |\
48 HRCWH_FROM_0XFFF00100 |\
49 HRCWH_BOOTSEQ_DISABLE |\
50 HRCWH_SW_WATCHDOG_DISABLE |\
51 HRCWH_ROM_LOC_LOCAL_16BIT |\
52 HRCWH_RL_EXT_LEGACY |\
53 HRCWH_TSEC1M_IN_MII |\
54 HRCWH_TSEC2M_IN_RGMII |\
55 HRCWH_BIG_ENDIAN)
56
57/*
58 * System IO Config
59 */
60#define CONFIG_SYS_SICRH (\
61 SICRH_ESDHC_A_SD |\
62 SICRH_ESDHC_B_SD |\
63 SICRH_ESDHC_C_SD |\
64 SICRH_GPIO_A_GPIO |\
65 SICRH_GPIO_B_GPIO |\
66 SICRH_IEEE1588_A_GPIO |\
67 SICRH_USB |\
68 SICRH_GTM_GPIO |\
69 SICRH_IEEE1588_B_GPIO |\
70 SICRH_ETSEC2_GPIO |\
71 SICRH_GPIOSEL_1 |\
72 SICRH_TMROBI_V3P3 |\
73 SICRH_TSOBI1_V2P5 |\
74 SICRH_TSOBI2_V2P5) /* 0x0037f103 */
75#define CONFIG_SYS_SICRL (\
76 SICRL_SPI_PF0 |\
77 SICRL_UART_PF0 |\
78 SICRL_IRQ_PF0 |\
79 SICRL_I2C2_PF0 |\
80 SICRL_ETSEC1_TX_CLK) /* 0x00000000 */
81
82/*
83 * IMMR new address
84 */
85#define CONFIG_SYS_IMMR 0xE0000000
86
87/*
88 * SERDES
89 */
90#define CONFIG_FSL_SERDES
91#define CONFIG_FSL_SERDES1 0xe3000
92
93/*
94 * Arbiter Setup
95 */
96#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
97#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
98#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
99
100/*
101 * DDR Setup
102 */
103#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
104#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
105#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
106#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
107#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
108 | DDRCDR_PZ_LOZ \
109 | DDRCDR_NZ_LOZ \
110 | DDRCDR_ODT \
111 | DDRCDR_Q_DRN)
112 /* 0x7b880001 */
113/*
114 * Manually set up DDR parameters
115 * consist of one chip NT5TU64M16HG from NANYA
116 */
117
118#define CONFIG_SYS_DDR_SIZE 128 /* MB */
119
120#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
121#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
122 | CSCONFIG_ODT_RD_NEVER \
123 | CSCONFIG_ODT_WR_ONLY_CURRENT \
124 | CSCONFIG_BANK_BIT_3 \
125 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
126 /* 0x80010102 */
127#define CONFIG_SYS_DDR_TIMING_3 0
128#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
129 | (0 << TIMING_CFG0_WRT_SHIFT) \
130 | (0 << TIMING_CFG0_RRT_SHIFT) \
131 | (0 << TIMING_CFG0_WWT_SHIFT) \
132 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
133 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
134 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
135 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
136 /* 0x00260802 */
137#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
138 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
139 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
140 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
141 | (9 << TIMING_CFG1_REFREC_SHIFT) \
142 | (2 << TIMING_CFG1_WRREC_SHIFT) \
143 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
144 | (2 << TIMING_CFG1_WRTORD_SHIFT))
145 /* 0x26279222 */
146#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
147 | (4 << TIMING_CFG2_CPO_SHIFT) \
148 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
149 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
150 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
151 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
152 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
153 /* 0x021848c5 */
154#define CONFIG_SYS_DDR_INTERVAL ((0x0824 << SDRAM_INTERVAL_REFINT_SHIFT) \
155 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
156 /* 0x08240100 */
157#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
158 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
159 | SDRAM_CFG_DBW_16)
160 /* 0x43100000 */
161
162#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
163#define CONFIG_SYS_DDR_MODE ((0x0440 << SDRAM_MODE_ESD_SHIFT) \
164 | (0x0242 << SDRAM_MODE_SD_SHIFT))
165 /* ODT 150ohm CL=4, AL=0 on SDRAM */
166#define CONFIG_SYS_DDR_MODE2 0x00000000
167
168/*
169 * Memory test
170 */
171#define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */
172#define CONFIG_SYS_MEMTEST_END 0x07f00000
173
174/*
175 * The reserved memory
176 */
177#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
178
179#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
180#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
181
182/*
183 * Initial RAM Base Address Setup
184 */
185#define CONFIG_SYS_INIT_RAM_LOCK 1
186#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
187#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
188#define CONFIG_SYS_GBL_DATA_OFFSET \
189 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
190
191/*
192 * Local Bus Configuration & Clock Setup
193 */
194#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
195#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
196#define CONFIG_SYS_LBC_LBCR 0x00040000
197
198/*
199 * FLASH on the Local Bus
200 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100201#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
202#define CONFIG_FLASH_CFI_LEGACY
203#define CONFIG_SYS_FLASH_LEGACY_512Kx16
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100204
205#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
206#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is up to 8M */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100207
208/* Window base at flash base */
209#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
210#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
211
212#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
213 | BR_PS_16 /* 16 bit port */ \
214 | BR_MS_GPCM /* MSEL = GPCM */ \
215 | BR_V) /* valid */
216#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
217 | OR_UPM_XAM \
218 | OR_GPCM_CSNT \
219 | OR_GPCM_ACS_DIV2 \
220 | OR_GPCM_XACS \
221 | OR_GPCM_SCY_15 \
222 | OR_GPCM_TRLX_SET \
223 | OR_GPCM_EHTR_SET)
224
225#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
226#define CONFIG_SYS_MAX_FLASH_SECT 135
227
228#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
229#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
230
231/*
232 * FPGA
233 */
234#define CONFIG_SYS_FPGA0_BASE 0xE0600000
235#define CONFIG_SYS_FPGA0_SIZE 1 /* FPGA size is 1M */
236
237/* Window base at FPGA base */
238#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_FPGA0_BASE
239#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_1MB)
240
241#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FPGA0_BASE \
242 | BR_PS_16 /* 16 bit port */ \
243 | BR_MS_GPCM /* MSEL = GPCM */ \
244 | BR_V) /* valid */
Reinhard Pfaua1193572016-03-16 09:20:13 +0100245
246#define CONFIG_SYS_OR1_PRELIM (MEG_TO_AM(CONFIG_SYS_FPGA0_SIZE) \
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100247 | OR_UPM_XAM \
248 | OR_GPCM_CSNT \
Reinhard Pfaua1193572016-03-16 09:20:13 +0100249 | OR_GPCM_SCY_5 \
250 | OR_GPCM_TRLX_CLEAR \
251 | OR_GPCM_EHTR_CLEAR)
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100252
253#define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
254#define CONFIG_SYS_FPGA_DONE(k) 0x0010
255
256#define CONFIG_SYS_FPGA_COUNT 1
257
258#define CONFIG_SYS_MCLINK_MAX 3
259
260#define CONFIG_SYS_FPGA_PTR \
261 { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
262
263#define CONFIG_SYS_FPGA_NO_RFL_HI
264
265/*
266 * Serial Port
267 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100268#define CONFIG_SYS_NS16550_SERIAL
269#define CONFIG_SYS_NS16550_REG_SIZE 1
270#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
271
272#define CONFIG_SYS_BAUDRATE_TABLE \
273 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
274
275#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
276#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
277
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100278/* Pass open firmware flat tree */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100279
280/* I2C */
281#define CONFIG_SYS_I2C
282#define CONFIG_SYS_I2C_FSL
283#define CONFIG_SYS_FSL_I2C_SPEED 400000
284#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
285#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
286
287#define CONFIG_PCA953X /* NXP PCA9554 */
Dirk Eibach47098052016-03-16 09:20:12 +0100288#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x24, 16}, {0x25, 16}, {0x26, 16}, \
289 {0x3c, 8}, {0x3d, 8}, {0x3e, 8} }
290
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100291#define CONFIG_PCA9698 /* NXP PCA9698 */
292
293#define CONFIG_SYS_I2C_IHS
294#define CONFIG_SYS_I2C_IHS_CH0
295#define CONFIG_SYS_I2C_IHS_SPEED_0 50000
296#define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F
297#define CONFIG_SYS_I2C_IHS_CH1
298#define CONFIG_SYS_I2C_IHS_SPEED_1 50000
299#define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F
300#define CONFIG_SYS_I2C_IHS_CH2
301#define CONFIG_SYS_I2C_IHS_SPEED_2 50000
302#define CONFIG_SYS_I2C_IHS_SLAVE_2 0x7F
303#define CONFIG_SYS_I2C_IHS_CH3
304#define CONFIG_SYS_I2C_IHS_SPEED_3 50000
305#define CONFIG_SYS_I2C_IHS_SLAVE_3 0x7F
306
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200307#ifdef CONFIG_STRIDER_CON_DP
308#define CONFIG_SYS_I2C_IHS_DUAL
309#define CONFIG_SYS_I2C_IHS_CH0_1
310#define CONFIG_SYS_I2C_IHS_SPEED_0_1 50000
311#define CONFIG_SYS_I2C_IHS_SLAVE_0_1 0x7F
312#define CONFIG_SYS_I2C_IHS_CH1_1
313#define CONFIG_SYS_I2C_IHS_SPEED_1_1 50000
314#define CONFIG_SYS_I2C_IHS_SLAVE_1_1 0x7F
315#define CONFIG_SYS_I2C_IHS_CH2_1
316#define CONFIG_SYS_I2C_IHS_SPEED_2_1 50000
317#define CONFIG_SYS_I2C_IHS_SLAVE_2_1 0x7F
318#define CONFIG_SYS_I2C_IHS_CH3_1
319#define CONFIG_SYS_I2C_IHS_SPEED_3_1 50000
320#define CONFIG_SYS_I2C_IHS_SLAVE_3_1 0x7F
321#endif
322
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100323/*
324 * Software (bit-bang) I2C driver configuration
325 */
326#define CONFIG_SYS_I2C_SOFT
327#define CONFIG_SOFT_I2C_READ_REPEATED_START
328#define CONFIG_SYS_I2C_SOFT_SPEED 50000
329#define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
330#define I2C_SOFT_DECLARATIONS2
331#define CONFIG_SYS_I2C_SOFT_SPEED_2 50000
332#define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x7F
333#define I2C_SOFT_DECLARATIONS3
334#define CONFIG_SYS_I2C_SOFT_SPEED_3 50000
335#define CONFIG_SYS_I2C_SOFT_SLAVE_3 0x7F
336#define I2C_SOFT_DECLARATIONS4
337#define CONFIG_SYS_I2C_SOFT_SPEED_4 50000
338#define CONFIG_SYS_I2C_SOFT_SLAVE_4 0x7F
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200339#if defined(CONFIG_STRIDER_CON) || defined(CONFIG_STRIDER_CON_DP)
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100340#define I2C_SOFT_DECLARATIONS5
341#define CONFIG_SYS_I2C_SOFT_SPEED_5 50000
342#define CONFIG_SYS_I2C_SOFT_SLAVE_5 0x7F
343#define I2C_SOFT_DECLARATIONS6
344#define CONFIG_SYS_I2C_SOFT_SPEED_6 50000
345#define CONFIG_SYS_I2C_SOFT_SLAVE_6 0x7F
346#define I2C_SOFT_DECLARATIONS7
347#define CONFIG_SYS_I2C_SOFT_SPEED_7 50000
348#define CONFIG_SYS_I2C_SOFT_SLAVE_7 0x7F
349#define I2C_SOFT_DECLARATIONS8
350#define CONFIG_SYS_I2C_SOFT_SPEED_8 50000
351#define CONFIG_SYS_I2C_SOFT_SLAVE_8 0x7F
352#endif
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200353#ifdef CONFIG_STRIDER_CON_DP
354#define I2C_SOFT_DECLARATIONS9
355#define CONFIG_SYS_I2C_SOFT_SPEED_9 50000
356#define CONFIG_SYS_I2C_SOFT_SLAVE_9 0x7F
357#define I2C_SOFT_DECLARATIONS10
358#define CONFIG_SYS_I2C_SOFT_SPEED_10 50000
359#define CONFIG_SYS_I2C_SOFT_SLAVE_10 0x7F
360#define I2C_SOFT_DECLARATIONS11
361#define CONFIG_SYS_I2C_SOFT_SPEED_11 50000
362#define CONFIG_SYS_I2C_SOFT_SLAVE_11 0x7F
363#define I2C_SOFT_DECLARATIONS12
364#define CONFIG_SYS_I2C_SOFT_SPEED_12 50000
365#define CONFIG_SYS_I2C_SOFT_SLAVE_12 0x7F
366#endif
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100367
368#ifdef CONFIG_STRIDER_CON
369#define CONFIG_SYS_ICS8N3QV01_I2C {5, 6, 7, 8}
370#define CONFIG_SYS_CH7301_I2C {5, 6, 7, 8}
371#define CONFIG_SYS_ADV7611_I2C {5, 6, 7, 8}
372#define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
373#define CONFIG_STRIDER_FANS { {10, 0x4c}, {11, 0x4c}, \
374 {12, 0x4c} }
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200375#elif defined(CONFIG_STRIDER_CON_DP)
376#define CONFIG_SYS_ICS8N3QV01_I2C {13, 14, 15, 16, 17, 18, 19, 20}
377#define CONFIG_SYS_CH7301_I2C {1, 3, 5, 7}
378#define CONFIG_SYS_ADV7611_I2C {1, 3, 5, 7}
379#define CONFIG_SYS_DP501_I2C {1, 3, 5, 7, 2, 4, 6, 8}
380#define CONFIG_STRIDER_FANS { {10, 0x4c}, {11, 0x4c}, \
381 {12, 0x4c} }
Dirk Eibach145510c2016-06-02 09:05:42 +0200382#elif defined(CONFIG_STRIDER_CPU_DP)
383#define CONFIG_SYS_CH7301_I2C {1, 2, 3, 4}
384#define CONFIG_SYS_ADV7611_I2C {1, 2, 3, 4}
385#define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
386#define CONFIG_STRIDER_FANS { {6, 0x4c}, {7, 0x4c}, \
387 {8, 0x4c} }
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100388#else
389#define CONFIG_SYS_CH7301_I2C {1, 2, 3, 4}
390#define CONFIG_SYS_ADV7611_I2C {1, 2, 3, 4}
391#define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
392#define CONFIG_STRIDER_FANS { {2, 0x18}, {3, 0x18}, \
393 {4, 0x18} }
394#endif
395
396#ifndef __ASSEMBLY__
397void fpga_gpio_set(unsigned int bus, int pin);
398void fpga_gpio_clear(unsigned int bus, int pin);
399int fpga_gpio_get(unsigned int bus, int pin);
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200400void fpga_control_set(unsigned int bus, int pin);
401void fpga_control_clear(unsigned int bus, int pin);
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100402#endif
403
404#ifdef CONFIG_STRIDER_CON
405#define I2C_SDA_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0200 : 0x0040)
406#define I2C_SCL_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0100 : 0x0020)
407#define I2C_FPGA_IDX ((I2C_ADAP_HWNR > 3) ? \
408 (I2C_ADAP_HWNR - 4) : I2C_ADAP_HWNR)
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200409#elif defined(CONFIG_STRIDER_CON_DP)
410#define I2C_SDA_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0040 : 0x0200)
411#define I2C_SCL_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0020 : 0x0100)
412#define I2C_FPGA_IDX (I2C_ADAP_HWNR % 4)
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100413#else
414#define I2C_SDA_GPIO 0x0040
415#define I2C_SCL_GPIO 0x0020
416#define I2C_FPGA_IDX I2C_ADAP_HWNR
417#endif
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200418
419#ifdef CONFIG_STRIDER_CON_DP
420#define I2C_ACTIVE \
421 do { \
422 if (I2C_ADAP_HWNR > 7) \
423 fpga_control_set(I2C_FPGA_IDX, 0x0004); \
424 else \
425 fpga_control_clear(I2C_FPGA_IDX, 0x0004); \
426 } while (0)
427#else
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100428#define I2C_ACTIVE { }
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200429#endif
430
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100431#define I2C_TRISTATE { }
432#define I2C_READ \
433 (fpga_gpio_get(I2C_FPGA_IDX, I2C_SDA_GPIO) ? 1 : 0)
434#define I2C_SDA(bit) \
435 do { \
436 if (bit) \
437 fpga_gpio_set(I2C_FPGA_IDX, I2C_SDA_GPIO); \
438 else \
439 fpga_gpio_clear(I2C_FPGA_IDX, I2C_SDA_GPIO); \
440 } while (0)
441#define I2C_SCL(bit) \
442 do { \
443 if (bit) \
444 fpga_gpio_set(I2C_FPGA_IDX, I2C_SCL_GPIO); \
445 else \
446 fpga_gpio_clear(I2C_FPGA_IDX, I2C_SCL_GPIO); \
447 } while (0)
448#define I2C_DELAY udelay(25) /* 1/4 I2C clock duration */
449
450/*
451 * Software (bit-bang) MII driver configuration
452 */
453#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
454#define CONFIG_BITBANGMII_MULTI
455
456/*
457 * OSD Setup
458 */
459#define CONFIG_SYS_OSD_SCREENS 1
460#define CONFIG_SYS_DP501_DIFFERENTIAL
461#define CONFIG_SYS_DP501_VCAPCTRL0 0x01 /* DDR mode 0, DE for H/VSYNC */
462
Dirk Eibach1d2541b2016-06-02 09:05:41 +0200463#ifdef CONFIG_STRIDER_CON_DP
464#define CONFIG_SYS_OSD_DH
465#endif
466
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100467/*
468 * General PCI
469 * Addresses are mapped 1-1.
470 */
471#define CONFIG_SYS_PCIE1_BASE 0xA0000000
472#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
473#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
474#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
475#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
476#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
477#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
478#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
479#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
480
481/* enable PCIE clock */
482#define CONFIG_SYS_SCCR_PCIEXP1CM 1
483
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100484#define CONFIG_PCI_INDIRECT_BRIDGE
485#define CONFIG_PCIE
486
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100487#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
488#define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
489
490/*
491 * TSEC
492 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100493#define CONFIG_SYS_TSEC1_OFFSET 0x24000
494#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
495
496/*
497 * TSEC ethernet configuration
498 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100499#define CONFIG_TSEC1
500#define CONFIG_TSEC1_NAME "eTSEC0"
501#define TSEC1_PHY_ADDR 1
502#define TSEC1_PHYIDX 0
503#define TSEC1_FLAGS 0
504
505/* Options are: eTSEC[0-1] */
506#define CONFIG_ETHPRIME "eTSEC0"
507
508/*
509 * Environment
510 */
511#if 1
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100512#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
513 CONFIG_SYS_MONITOR_LEN)
514#define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
515#define CONFIG_ENV_SIZE 0x2000
516#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
517#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
518#else
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100519#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
520#endif
521
522#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
523#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
524
525/*
526 * Command line configuration.
527 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100528
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100529/*
530 * Miscellaneous configurable options
531 */
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100532#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
533#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
534
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100535#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
536
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100537#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
538
539/*
540 * For booting Linux, the board info and command line data
541 * have to be in the first 256 MB of memory, since this is
542 * the maximum mapped by the Linux kernel during initialization.
543 */
544#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
545
546/*
547 * Core HID Setup
548 */
549#define CONFIG_SYS_HID0_INIT 0x000000000
550#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
551 HID0_ENABLE_INSTRUCTION_CACHE | \
552 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
553#define CONFIG_SYS_HID2 HID2_HBE
554
555/*
556 * MMU Setup
557 */
558
559/* DDR: cache cacheable */
560#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
561 BATL_MEMCOHERENCE)
562#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \
563 BATU_VS | BATU_VP)
564#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
565#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
566
567/* IMMRBAR, PCI IO and FPGA: cache-inhibit and guarded */
568#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_RW | \
569 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
570#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \
571 BATU_VP)
572#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
573#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
574
575/* FLASH: icache cacheable, but dcache-inhibit and guarded */
576#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
577 BATL_MEMCOHERENCE)
578#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \
579 BATU_VS | BATU_VP)
580#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
581 BATL_CACHEINHIBIT | \
582 BATL_GUARDEDSTORAGE)
583#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
584
585/* Stack in dcache: cacheable, no memory coherence */
586#define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
587#define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
588 BATU_VS | BATU_VP)
589#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
590#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
591
592/*
593 * Environment Configuration
594 */
595
596#define CONFIG_ENV_OVERWRITE
597
598#if defined(CONFIG_TSEC_ENET)
599#define CONFIG_HAS_ETH0
600#endif
601
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100602#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
603
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100604
Mario Six5bc05432018-03-28 14:38:20 +0200605#define CONFIG_HOSTNAME "hrcon"
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100606#define CONFIG_ROOTPATH "/opt/nfsroot"
607#define CONFIG_BOOTFILE "uImage"
608
609#define CONFIG_PREBOOT /* enable preboot variable */
610
611#define CONFIG_EXTRA_ENV_SETTINGS \
612 "netdev=eth0\0" \
613 "consoledev=ttyS1\0" \
614 "u-boot=u-boot.bin\0" \
615 "kernel_addr=1000000\0" \
616 "fdt_addr=C00000\0" \
617 "fdtfile=hrcon.dtb\0" \
618 "load=tftp ${loadaddr} ${u-boot}\0" \
619 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
620 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
621 " +${filesize};cp.b ${fileaddr} " \
622 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
623 "upd=run load update\0" \
624
625#define CONFIG_NFSBOOTCOMMAND \
626 "setenv bootargs root=/dev/nfs rw " \
627 "nfsroot=$serverip:$rootpath " \
628 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
629 "console=$consoledev,$baudrate $othbootargs;" \
630 "tftp ${kernel_addr} $bootfile;" \
631 "tftp ${fdt_addr} $fdtfile;" \
632 "bootm ${kernel_addr} - ${fdt_addr}"
633
634#define CONFIG_MMCBOOTCOMMAND \
635 "setenv bootargs root=/dev/mmcblk0p3 rw rootwait " \
636 "console=$consoledev,$baudrate $othbootargs;" \
637 "ext2load mmc 0:2 ${kernel_addr} $bootfile;" \
638 "ext2load mmc 0:2 ${fdt_addr} $fdtfile;" \
639 "bootm ${kernel_addr} - ${fdt_addr}"
640
641#define CONFIG_BOOTCOMMAND CONFIG_MMCBOOTCOMMAND
642
Dirk Eibacha3f9d6c2015-10-28 11:46:32 +0100643#endif /* __CONFIG_H */