blob: 27d1b0f0a1be5161c88819408252e04959ca8fa7 [file] [log] [blame]
Dirk Eibacha605ea72010-10-21 10:50:05 +02001/*
2 * (C) Copyright 2010
3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Dirk Eibacha605ea72010-10-21 10:50:05 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11#define CONFIG_405EP 1 /* this is a PPC405 CPU */
12#define CONFIG_4xx 1 /* member of PPC4xx family */
13#define CONFIG_IO 1 /* on a Io board */
14
15#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
16
17/*
18 * Include common defines/options for all AMCC eval boards
19 */
20#define CONFIG_HOSTNAME io
Dirk Eibach996d88d2012-04-26 03:54:25 +000021#define CONFIG_IDENT_STRING " io 0.05"
Dirk Eibacha605ea72010-10-21 10:50:05 +020022#include "amcc-common.h"
23
Dirk Eibach6e9e6c32012-04-26 03:54:22 +000024#define CONFIG_BOARD_EARLY_INIT_F
25#define CONFIG_BOARD_EARLY_INIT_R
Dirk Eibachb19bf832012-04-26 03:54:23 +000026#define CONFIG_MISC_INIT_R
Dirk Eibach6e9e6c32012-04-26 03:54:22 +000027#define CONFIG_LAST_STAGE_INIT
Dirk Eibacha605ea72010-10-21 10:50:05 +020028
29#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
30
31/*
32 * Configure PLL
33 */
34#define PLLMR0_DEFAULT PLLMR0_266_133_66
35#define PLLMR1_DEFAULT PLLMR1_266_133_66
36
Dirk Eibach996d88d2012-04-26 03:54:25 +000037#undef CONFIG_ZERO_BOOTDELAY_CHECK /* ignore keypress on bootdelay==0 */
38#define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
39#define CONFIG_AUTOBOOT_STOP_STR " "
40
Dirk Eibacha605ea72010-10-21 10:50:05 +020041/* new uImage format support */
42#define CONFIG_FIT
43#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
44
45#define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
46
47/*
48 * Default environment variables
49 */
50#define CONFIG_EXTRA_ENV_SETTINGS \
51 CONFIG_AMCC_DEF_ENV \
52 CONFIG_AMCC_DEF_ENV_POWERPC \
53 CONFIG_AMCC_DEF_ENV_NOR_UPD \
54 "kernel_addr=fc000000\0" \
55 "fdt_addr=fc1e0000\0" \
56 "ramdisk_addr=fc200000\0" \
57 ""
58
59#define CONFIG_PHY_ADDR 4 /* PHY address */
60#define CONFIG_HAS_ETH0
61#define CONFIG_HAS_ETH1
62#define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */
63#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
64
65/*
66 * Commands additional to the ones defined in amcc-common.h
67 */
68#define CONFIG_CMD_CACHE
Dirk Eibachb19bf832012-04-26 03:54:23 +000069#define CONFIG_CMD_DTT
Dirk Eibacha605ea72010-10-21 10:50:05 +020070#undef CONFIG_CMD_EEPROM
71
72/*
73 * SDRAM configuration (please see cpu/ppc/sdram.[ch])
74 */
75#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
76
77/* SDRAM timings used in datasheet */
78#define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
79#define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
80#define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */
81#define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
82#define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
83
84/*
85 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
86 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
87 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD.
88 * The Linux BASE_BAUD define should match this configuration.
89 * baseBaud = cpuClock/(uartDivisor*16)
90 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
91 * set Linux BASE_BAUD to 403200.
92 */
93#define CONFIG_CONS_INDEX 1 /* Use UART0 */
94#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
95#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
96#define CONFIG_SYS_BASE_BAUD 691200
97
98/*
99 * I2C stuff
100 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000101#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
Dirk Eibacha605ea72010-10-21 10:50:05 +0200102
103/* Temp sensor/hwmon/dtt */
104#define CONFIG_DTT_LM63 1 /* National LM63 */
105#define CONFIG_DTT_SENSORS { 0 } /* Sensor addresses */
106#define CONFIG_DTT_PWM_LOOKUPTABLE \
107 { { 40, 10 }, { 50, 20 }, { 60, 40 } }
108#define CONFIG_DTT_TACH_LIMIT 0xa10
109
110/*
111 * FLASH organization
112 */
113#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
114#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
115
116#define CONFIG_SYS_FLASH_BASE 0xFC000000
117#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
118
119#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
120#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
121
122#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
123#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
124
125#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */
126#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protect */
127
128#define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
129#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */
130
131#ifdef CONFIG_ENV_IS_IN_FLASH
132#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
133#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
134#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
135
136/* Address and size of Redundant Environment Sector */
137#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
138#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
139#endif
140
141/* Gbit PHYs */
142#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
143#define CONFIG_BITBANGMII_MULTI
144
145#define CONFIG_SYS_MDIO_PIN (0x80000000 >> 13) /* our MDIO is GPIO0 */
146#define CONFIG_SYS_MDC_PIN (0x80000000 >> 7) /* our MDC is GPIO7 */
147
148#define CONFIG_SYS_GBIT_MII_BUSNAME "io_miiphy"
149
150/*
151 * PPC405 GPIO Configuration
152 */
153#define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
154{ \
155/* GPIO Core 0 */ \
156{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
157{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
158{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
159{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
160{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
161{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
162{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
163{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 TS5 */ \
164{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
165{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
166{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
167{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
168{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
169{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
170{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
171{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
172{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
173{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
174{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
175{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
176{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
177{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
178{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
179{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
180{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
181{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
182{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
183{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
184{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
185{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
186{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
187{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
188} \
189}
190
191/*
192 * Definitions for initial stack pointer and data area (in data cache)
193 */
194/* use on chip memory (OCM) for temperary stack until sdram is tested */
195#define CONFIG_SYS_TEMP_STACK_OCM 1
196
197/* On Chip Memory location */
198#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
199#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
200#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */
201#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area */
202
203#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size/bytes res'd for init data*/
204#define CONFIG_SYS_GBL_DATA_OFFSET \
205 (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
206#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
207
208/*
209 * External Bus Controller (EBC) Setup
210 */
211
212/* Memory Bank 0 (NOR-FLASH) initialization */
213#define CONFIG_SYS_EBC_PB0AP 0xa382a880
214/* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit */
215#define CONFIG_SYS_EBC_PB0CR 0xFC0DA000
216
217/* Memory Bank 1 (NVRAM) initializatio */
218#define CONFIG_SYS_EBC_PB1AP 0x92015480
219/* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
220#define CONFIG_SYS_EBC_PB1CR 0x7f318000
221
222/* Memory Bank 2 (FPGA) initialization */
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100223#define CONFIG_SYS_FPGA0_BASE 0x7f100000
Dirk Eibacha605ea72010-10-21 10:50:05 +0200224#define CONFIG_SYS_EBC_PB2AP 0x02025080
225/* BAS=0x7f1,BS=1MB,BU=R/W,BW=16bit */
226#define CONFIG_SYS_EBC_PB2CR 0x7f11a000
227
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100228#define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
229#define CONFIG_SYS_FPGA_DONE(k) 0x0010
230
231#define CONFIG_SYS_FPGA_COUNT 1
Dirk Eibacha605ea72010-10-21 10:50:05 +0200232
Dirk Eibachaba27ac2013-06-26 16:04:26 +0200233#define CONFIG_SYS_FPGA_PTR \
234 { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE }
235
236#define CONFIG_SYS_FPGA_COMMON
237
Dirk Eibacha605ea72010-10-21 10:50:05 +0200238/* Memory Bank 3 (Latches) initialization */
239#define CONFIG_SYS_LATCH_BASE 0x7f200000
240#define CONFIG_SYS_EBC_PB3AP 0xa2015480
241/* BAS=0x7f2,BS=1MB,BU=R/W,BW=16bit */
242#define CONFIG_SYS_EBC_PB3CR 0x7f21a000
243
244#define CONFIG_SYS_LATCH0_RESET 0xffff
245#define CONFIG_SYS_LATCH0_BOOT 0xffff
246#define CONFIG_SYS_LATCH1_RESET 0xffbf
247#define CONFIG_SYS_LATCH1_BOOT 0xffff
248
249#endif /* __CONFIG_H */