blob: f32dd3660a2967da22e7be2beed2b39c47114fc5 [file] [log] [blame]
TsiChungLiew8ae158c2007-08-16 15:05:11 -05001/*
2 * Configuation settings for the Freescale MCF54455 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew8ae158c2007-08-16 15:05:11 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050014#ifndef _M54455EVB_H
15#define _M54455EVB_H
TsiChungLiew8ae158c2007-08-16 15:05:11 -050016
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050021#define CONFIG_M54455EVB /* M54455EVB board */
22
Alison Wang1313db42015-02-12 18:33:15 +080023#define CONFIG_DISPLAY_BOARDINFO
24
TsiChungLiew8ae158c2007-08-16 15:05:11 -050025#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020026#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew8ae158c2007-08-16 15:05:11 -050027#define CONFIG_BAUDRATE 115200
TsiChungLiew8ae158c2007-08-16 15:05:11 -050028
29#undef CONFIG_WATCHDOG
30
31#define CONFIG_TIMESTAMP /* Print image info with timestamp */
32
33/*
34 * BOOTP options
35 */
36#define CONFIG_BOOTP_BOOTFILESIZE
37#define CONFIG_BOOTP_BOOTPATH
38#define CONFIG_BOOTP_GATEWAY
39#define CONFIG_BOOTP_HOSTNAME
40
41/* Command line configuration */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050042#define CONFIG_CMD_DATE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050043#define CONFIG_CMD_IDE
44#define CONFIG_CMD_JFFS2
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050045#undef CONFIG_CMD_PCI
TsiChungLiew8ae158c2007-08-16 15:05:11 -050046#define CONFIG_CMD_REGINFO
TsiChungLiew8ae158c2007-08-16 15:05:11 -050047
48/* Network configuration */
49#define CONFIG_MCFFEC
50#ifdef CONFIG_MCFFEC
TsiChungLiew8ae158c2007-08-16 15:05:11 -050051# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050052# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053# define CONFIG_SYS_DISCOVER_PHY
54# define CONFIG_SYS_RX_ETH_BUFFER 8
55# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050056
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057# define CONFIG_SYS_FEC0_PINMUX 0
58# define CONFIG_SYS_FEC1_PINMUX 0
59# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
60# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050061# define MCFFEC_TOUT_LOOP 50000
62# define CONFIG_HAS_ETH1
63
64# define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
65# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
TsiChungLiew8ae158c2007-08-16 15:05:11 -050066# define CONFIG_ETHPRIME "FEC0"
67# define CONFIG_IPADDR 192.162.1.2
68# define CONFIG_NETMASK 255.255.255.0
69# define CONFIG_SERVERIP 192.162.1.1
70# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew8ae158c2007-08-16 15:05:11 -050071
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
73# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew8ae158c2007-08-16 15:05:11 -050074# define FECDUPLEX FULL
75# define FECSPEED _100BASET
76# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
78# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050079# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050081#endif
82
83#define CONFIG_HOSTNAME M54455EVB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew9f751552008-07-23 20:38:53 -050085/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiew8ae158c2007-08-16 15:05:11 -050087#define CONFIG_EXTRA_ENV_SETTINGS \
88 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020089 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -050090 "loadaddr=0x40010000\0" \
91 "sbfhdr=sbfhdr.bin\0" \
92 "uboot=u-boot.bin\0" \
93 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut5368c552012-09-23 17:41:24 +020094 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050095 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080096 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew9f751552008-07-23 20:38:53 -050097 "sf erase 0 30000;" \
98 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050099 "save\0" \
100 ""
TsiChung Liew9f751552008-07-23 20:38:53 -0500101#else
102/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#ifdef CONFIG_SYS_ATMEL_BOOT
104# define CONFIG_SYS_UBOOT_END 0x0403FFFF
105#elif defined(CONFIG_SYS_INTEL_BOOT)
106# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew9f751552008-07-23 20:38:53 -0500107#endif
108#define CONFIG_EXTRA_ENV_SETTINGS \
109 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200110 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -0500111 "loadaddr=0x40010000\0" \
112 "uboot=u-boot.bin\0" \
113 "load=tftp ${loadaddr} ${uboot}\0" \
114 "upd=run load; run prog\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200115 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
116 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
117 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
118 __stringify(CONFIG_SYS_UBOOT_END) ";" \
119 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew9f751552008-07-23 20:38:53 -0500120 " ${filesize}; save\0" \
121 ""
122#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500123
124/* ATA configuration */
125#define CONFIG_ISO_PARTITION
126#define CONFIG_DOS_PARTITION
127#define CONFIG_IDE_RESET 1
128#define CONFIG_IDE_PREINIT 1
129#define CONFIG_ATAPI
130#undef CONFIG_LBA48
131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_IDE_MAXBUS 1
133#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500134
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
136#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
139#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
140#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
141#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500142
143/* Realtime clock */
144#define CONFIG_MCFRTC
145#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500147
148/* Timer */
149#define CONFIG_MCFTMR
150#undef CONFIG_MCFPIT
151
152/* I2c */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200153#define CONFIG_SYS_I2C
154#define CONFIG_SYS_I2C_FSL
155#define CONFIG_SYS_FSL_I2C_SPEED 80000
156#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
jason6af3a0e2013-11-06 22:59:08 +0800157#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500159
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500160/* DSPI and Serial Flash */
TsiChung Liewee0a8462009-06-30 14:18:29 +0000161#define CONFIG_CF_SPI
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500162#define CONFIG_CF_DSPI
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500163#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500165#ifdef CONFIG_CMD_SPI
TsiChung Liew922cd752008-08-06 19:14:08 -0500166
TsiChung Liewee0a8462009-06-30 14:18:29 +0000167# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
168 DSPI_CTAR_PCSSCK_1CLK | \
169 DSPI_CTAR_PASC(0) | \
170 DSPI_CTAR_PDT(0) | \
171 DSPI_CTAR_CSSCK(0) | \
172 DSPI_CTAR_ASC(0) | \
173 DSPI_CTAR_DT(1))
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500174#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500175
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500176/* PCI */
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500177#ifdef CONFIG_CMD_PCI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500178#define CONFIG_PCI 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600179#define CONFIG_PCI_PNP 1
TsiChung Liewf33fca22008-03-30 01:19:06 -0500180#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600181
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500183
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
185#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
186#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
189#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
190#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500191
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
193#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
194#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500195#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500196
197/* FPGA - Spartan 2 */
198/* experiment
Michal Simekb03b25c2013-05-01 18:05:56 +0200199#define CONFIG_FPGA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500200#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_FPGA_PROG_FEEDBACK
202#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500203*/
204
205/* Input, PCI, Flexbus, and VCO */
206#define CONFIG_EXTRA_CLOCK
207
TsiChung Liew9f751552008-07-23 20:38:53 -0500208#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500211
212#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500214#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500216#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
218#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
219#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500222
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500224
225/*
226 * Low Level Configuration Settings
227 * (address mappings, register initial values, etc.)
228 * You should know what you are doing if you make changes here.
229 */
230
231/*-----------------------------------------------------------------------
232 * Definitions for initial stack pointer and data area (in DPRAM)
233 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200235#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200237#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk553f0982010-10-26 13:32:32 +0200239#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500240
241/*-----------------------------------------------------------------------
242 * Start addresses for the final memory configuration
243 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500245 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_SDRAM_BASE 0x40000000
247#define CONFIG_SYS_SDRAM_BASE1 0x48000000
248#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
249#define CONFIG_SYS_SDRAM_CFG1 0x65311610
250#define CONFIG_SYS_SDRAM_CFG2 0x59670000
251#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
252#define CONFIG_SYS_SDRAM_EMOD 0x40010000
253#define CONFIG_SYS_SDRAM_MODE 0x00010033
254#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500255
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
257#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500258
TsiChung Liew9f751552008-07-23 20:38:53 -0500259#ifdef CONFIG_CF_SBF
Jason Jin09933fb2011-08-19 10:10:40 +0800260# define CONFIG_SERIAL_BOOT
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200261# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500262#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500264#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
266#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jin09933fb2011-08-19 10:10:40 +0800267
268/* Reserve 256 kB for malloc() */
269#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500270
271/*
272 * For booting Linux, the board info and command line data
273 * have to be in the first 8 MB of memory, since this is
274 * the maximum mapped by the Linux kernel during initialization ??
275 */
276/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500278
TsiChung Liew9f751552008-07-23 20:38:53 -0500279/*
280 * Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800281 * Environment is not embedded in u-boot. First time runing may have env
282 * crc error warning if there is no correct environment on the flash.
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500283 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500284#ifdef CONFIG_CF_SBF
Jean-Christophe PLAGNIOL-VILLARD0b5099a2008-09-10 22:48:00 +0200285# define CONFIG_ENV_IS_IN_SPI_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200286# define CONFIG_ENV_SPI_CS 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500287#else
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200288# define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500289#endif
290#undef CONFIG_ENV_OVERWRITE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500291
292/*-----------------------------------------------------------------------
293 * FLASH organization
294 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewee0a8462009-06-30 14:18:29 +0000296# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
297# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200298# define CONFIG_ENV_OFFSET 0x30000
299# define CONFIG_ENV_SIZE 0x2000
300# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500301#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#ifdef CONFIG_SYS_ATMEL_BOOT
303# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
304# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
305# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
Jason Jin09933fb2011-08-19 10:10:40 +0800306# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
307# define CONFIG_ENV_SIZE 0x2000
308# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500309#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#ifdef CONFIG_SYS_INTEL_BOOT
311# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
312# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
313# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
314# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200315# define CONFIG_ENV_SIZE 0x2000
316# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500317#endif
318
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_FLASH_CFI
320#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500321
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200322# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewbbf6bbf2009-06-11 12:50:05 +0000323# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
325# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
326# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
327# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
328# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
329# define CONFIG_SYS_FLASH_CHECKSUM
330# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500331# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500332
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500333#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334# define CONFIG_SYS_ATMEL_REGION 4
335# define CONFIG_SYS_ATMEL_TOTALSECT 11
336# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
337# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500338#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500339#endif
340
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500341/*
342 * This is setting for JFFS2 support in u-boot.
343 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
344 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500345#ifdef CONFIG_CMD_JFFS2
346#ifdef CF_STMICRO_BOOT
347# define CONFIG_JFFS2_DEV "nor1"
348# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200349# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500350#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500352# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500353# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500355#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500357# define CONFIG_JFFS2_DEV "nor0"
358# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500360#endif
TsiChung Liew9f751552008-07-23 20:38:53 -0500361#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500362
363/*-----------------------------------------------------------------------
364 * Cache Configuration
365 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500367
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600368#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200369 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600370#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200371 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600372#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
373#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
374#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
375 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
376 CF_ACR_EN | CF_ACR_SM_ALL)
377#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
378 CF_CACR_ICINVA | CF_CACR_EUSP)
379#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
380 CF_CACR_DEC | CF_CACR_DDCM_P | \
381 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
382
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500383/*-----------------------------------------------------------------------
384 * Memory bank definitions
385 */
386/*
387 * CS0 - NOR Flash 1, 2, 4, or 8MB
388 * CS1 - CompactFlash and registers
389 * CS2 - CPLD
390 * CS3 - FPGA
391 * CS4 - Available
392 * CS5 - Available
393 */
394
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500396 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397#define CONFIG_SYS_CS0_BASE 0x04000000
398#define CONFIG_SYS_CS0_MASK 0x00070001
399#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500400/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200401#define CONFIG_SYS_CS1_BASE 0x00000000
402#define CONFIG_SYS_CS1_MASK 0x01FF0001
403#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500404
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200405#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500406#else
407/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_CS0_BASE 0x00000000
409#define CONFIG_SYS_CS0_MASK 0x01FF0001
410#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500411 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200412#define CONFIG_SYS_CS1_BASE 0x04000000
413#define CONFIG_SYS_CS1_MASK 0x00070001
414#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500415
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200416#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500417#endif
418
419/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200420#define CONFIG_SYS_CS2_BASE 0x08000000
421#define CONFIG_SYS_CS2_MASK 0x00070001
422#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500423
424/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200425#define CONFIG_SYS_CS3_BASE 0x09000000
426#define CONFIG_SYS_CS3_MASK 0x00070001
427#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500428
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500429#endif /* _M54455EVB_H */