wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame^] | 1 | /* |
| 2 | * (C) Copyright 2001, 2002 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | /* |
| 25 | * board/config.h - configuration options, board specific |
| 26 | */ |
| 27 | |
| 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
| 31 | #include <mpc8xx_irq.h> |
| 32 | |
| 33 | |
| 34 | # ifdef DEBUG |
| 35 | # warning DEBUG Defined |
| 36 | # endif /* DEBUG */ |
| 37 | |
| 38 | /* |
| 39 | * High Level Configuration Options |
| 40 | * (easy to change) |
| 41 | */ |
| 42 | #define CONFIG_MPC860 1 |
| 43 | #define CONFIG_IAD210 1 /* ...on a IAD210 module */ |
| 44 | #define CONFIG_MPC860T 1 |
| 45 | #define CONFIG_MPC862 1 |
| 46 | |
| 47 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
| 48 | |
| 49 | #undef CONFIG_8xx_CONS_SMC1 |
| 50 | #undef CONFIG_8xx_CONS_SMC2 |
| 51 | #define CONFIG_8xx_CONS_SCC2 /* V24 on SCC2 */ |
| 52 | #undef CONFIG_8xx_CONS_NONE |
| 53 | #define CONFIG_BAUDRATE 9600 |
| 54 | |
| 55 | |
| 56 | # define MPC8XX_FACT 16 |
| 57 | # define CONFIG_8xx_GCLK_FREQ (64000000L) /* define if can't use get_gclk_freq */ |
| 58 | # define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */ |
| 59 | |
| 60 | #if 0 |
| 61 | # define CONFIG_BOOTDELAY -1 /* autoboot disabled */ |
| 62 | #else |
| 63 | # define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 64 | #endif |
| 65 | |
| 66 | #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo" |
| 67 | |
| 68 | /* using this define saves us updating another source file */ |
| 69 | #define CONFIG_BOARD_PRE_INIT 1 |
| 70 | |
| 71 | #undef CONFIG_BOOTARGS |
| 72 | /* #define CONFIG_BOOTCOMMAND \ |
| 73 | "bootp;" \ |
| 74 | "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \ |
| 75 | "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;" \ |
| 76 | "bootm" |
| 77 | */ |
| 78 | |
| 79 | #define CONFIG_BOOTCOMMAND \ |
| 80 | "setenv bootargs root=/dev/nfs" \ |
| 81 | "ip=192.168.28.129:139.10.137.138:192.168.28.1:255.255.255.0:iadlinux002::off; " \ |
| 82 | |
| 83 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 84 | |
| 85 | /* #define CONFIG_STATUS_LED 1*/ /* Status LED enabled */ |
| 86 | |
| 87 | #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE) |
| 88 | |
| 89 | # undef CONFIG_SCC1_ENET /* disable SCC1 ethernet */ |
| 90 | # define CONFIG_FEC_ENET 1 /* use FEC ethernet */ |
| 91 | # define CFG_DISCOVER_PHY 1 |
| 92 | # define CONFIG_FEC_UTOPIA 1 |
| 93 | # define CONFIG_ETHADDR 08:00:06:26:A2:6D |
| 94 | # define CONFIG_IPADDR 192.168.28.128 |
| 95 | # define CONFIG_SERVERIP 139.10.137.138 |
| 96 | # define CFG_DISCOVER_PHY 1 |
| 97 | |
| 98 | #define CONFIG_MAC_PARTITION |
| 99 | #define CONFIG_DOS_PARTITION |
| 100 | |
| 101 | /* enable I2C and select the hardware/software driver */ |
| 102 | #undef CONFIG_HARD_I2C /* I2C with hardware support */ |
| 103 | #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */ |
| 104 | # define CFG_I2C_SPEED 50000 |
| 105 | # define CFG_I2C_SLAVE 0xDD |
| 106 | # define CFG_I2C_EEPROM_ADDR 0x50 |
| 107 | /* |
| 108 | * Software (bit-bang) I2C driver configuration |
| 109 | */ |
| 110 | #define PB_SCL 0x00000020 /* PB 26 */ |
| 111 | #define PB_SDA 0x00000010 /* PB 27 */ |
| 112 | |
| 113 | #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL) |
| 114 | #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA) |
| 115 | #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA) |
| 116 | #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0) |
| 117 | #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \ |
| 118 | else immr->im_cpm.cp_pbdat &= ~PB_SDA |
| 119 | #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \ |
| 120 | else immr->im_cpm.cp_pbdat &= ~PB_SCL |
| 121 | #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */ |
| 122 | |
| 123 | #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */ |
| 124 | |
| 125 | #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \ |
| 126 | CFG_CMD_ASKENV | \ |
| 127 | CFG_CMD_DHCP | \ |
| 128 | CFG_CMD_DATE ) |
| 129 | |
| 130 | /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */ |
| 131 | #include <cmd_confdefs.h> |
| 132 | |
| 133 | /* |
| 134 | * Miscellaneous configurable options |
| 135 | */ |
| 136 | #define CFG_LONGHELP /* undef to save memory */ |
| 137 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
| 138 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 139 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 140 | #else |
| 141 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 142 | #endif |
| 143 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ |
| 144 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 145 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 146 | |
| 147 | #define CFG_MEMTEST_START 0x0100000 /* memtest works on */ |
| 148 | #define CFG_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */ |
| 149 | |
| 150 | #define CFG_LOAD_ADDR 0x00100000 |
| 151 | |
| 152 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ |
| 153 | |
| 154 | #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
| 155 | |
| 156 | /* |
| 157 | * Low Level Configuration Settings |
| 158 | * (address mappings, register initial values, etc.) |
| 159 | * You should know what you are doing if you make changes here. |
| 160 | */ |
| 161 | /*----------------------------------------------------------------------- |
| 162 | * Internal Memory Mapped Register |
| 163 | */ |
| 164 | #define CFG_IMMR 0xFFF00000 |
| 165 | #define CFG_IMMR_SIZE ((uint)(64 * 1024)) |
| 166 | |
| 167 | /*----------------------------------------------------------------------- |
| 168 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 169 | */ |
| 170 | #define CFG_INIT_RAM_ADDR CFG_IMMR |
| 171 | #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */ |
| 172 | #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */ |
| 173 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 174 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET |
| 175 | |
| 176 | /*----------------------------------------------------------------------- |
| 177 | * Start addresses for the final memory configuration |
| 178 | * (Set up by the startup code) |
| 179 | * Please note that CFG_SDRAM_BASE _must_ start at 0 |
| 180 | */ |
| 181 | #define CFG_SDRAM_BASE 0x00000000 |
| 182 | #define CFG_FLASH_BASE 0x08000000 |
| 183 | #define CFG_FLASH_SIZE ((uint)(4 * 1024 * 1024)) /* max 16Mbyte */ |
| 184 | |
| 185 | #define CFG_RESET_ADDRESS 0xFFF00100 |
| 186 | |
| 187 | #if defined(DEBUG) |
| 188 | # define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 189 | #else |
| 190 | # define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */ |
| 191 | #endif |
| 192 | |
| 193 | # define CFG_MONITOR_BASE CFG_FLASH_BASE |
| 194 | # define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
| 195 | |
| 196 | /* |
| 197 | * For booting Linux, the board info and command line data |
| 198 | * have to be in the first 8 MB of memory, since this is |
| 199 | * the maximum mapped by the Linux kernel during initialization. |
| 200 | */ |
| 201 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
| 202 | /*----------------------------------------------------------------------- |
| 203 | * FLASH organization |
| 204 | */ |
| 205 | #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 206 | #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */ |
| 207 | |
| 208 | #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 209 | #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
| 210 | |
| 211 | #define CFG_ENV_IS_IN_FLASH 1 |
| 212 | #define CFG_ENV_OFFSET 0x8000 |
| 213 | #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */ |
| 214 | |
| 215 | /*----------------------------------------------------------------------- |
| 216 | * Cache Configuration |
| 217 | */ |
| 218 | #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */ |
| 219 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 220 | #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */ |
| 221 | #endif |
| 222 | |
| 223 | /*----------------------------------------------------------------------- |
| 224 | * SYPCR - System Protection Control 11-9 |
| 225 | * SYPCR can only be written once after reset! |
| 226 | *----------------------------------------------------------------------- |
| 227 | * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze |
| 228 | */ |
| 229 | #if defined(CONFIG_WATCHDOG) |
| 230 | #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
| 231 | SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP) |
| 232 | #else |
| 233 | #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) |
| 234 | #endif |
| 235 | |
| 236 | /*----------------------------------------------------------------------- |
| 237 | * SIUMCR - SIU Module Configuration 11-6 |
| 238 | *----------------------------------------------------------------------- |
| 239 | * PCMCIA config., multi-function pin tri-state |
| 240 | */ |
| 241 | #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01) |
| 242 | |
| 243 | /*----------------------------------------------------------------------- |
| 244 | * TBSCR - Time Base Status and Control 11-26 |
| 245 | *----------------------------------------------------------------------- |
| 246 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 247 | */ |
| 248 | #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) |
| 249 | |
| 250 | /*----------------------------------------------------------------------- |
| 251 | * PISCR - Periodic Interrupt Status and Control 11-31 |
| 252 | *----------------------------------------------------------------------- |
| 253 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 254 | */ |
| 255 | #define CFG_PISCR (PISCR_PS | PISCR_PITF) |
| 256 | |
| 257 | /*----------------------------------------------------------------------- |
| 258 | * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30 |
| 259 | *----------------------------------------------------------------------- |
| 260 | * set the PLL, the low-power modes and the reset control (15-29) |
| 261 | */ |
| 262 | #define CFG_PLPRCR (((MPC8XX_FACT-1) << PLPRCR_MF_SHIFT) | \ |
| 263 | PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST) |
| 264 | |
| 265 | /*----------------------------------------------------------------------- |
| 266 | * SCCR - System Clock and reset Control Register 15-27 |
| 267 | *----------------------------------------------------------------------- |
| 268 | * Set clock output, timebase and RTC source and divider, |
| 269 | * power management and some other internal clocks |
| 270 | */ |
| 271 | #define SCCR_MASK SCCR_EBDF11 |
| 272 | |
| 273 | #define CFG_SCCR (SCCR_TBS | SCCR_COM00 | SCCR_DFSYNC00 | \ |
| 274 | SCCR_DFBRG00 | SCCR_DFNL000 | SCCR_DFNH000 | \ |
| 275 | SCCR_DFLCD000 |SCCR_DFALCD00 ) |
| 276 | |
| 277 | /*----------------------------------------------------------------------- |
| 278 | * RCCR - RISC Controller Configuration Register 19-4 |
| 279 | *----------------------------------------------------------------------- |
| 280 | */ |
| 281 | /* +0x09C4 => DRQP = 10 (IDMA requests have lowest priority) */ |
| 282 | #define CFG_RCCR 0x0020 |
| 283 | |
| 284 | /*----------------------------------------------------------------------- |
| 285 | * PCMCIA stuff |
| 286 | *----------------------------------------------------------------------- |
| 287 | */ |
| 288 | #define PCMCIA_MEM_ADDR ((uint)0xff020000) |
| 289 | #define PCMCIA_MEM_SIZE ((uint)(64 * 1024)) |
| 290 | |
| 291 | /*----------------------------------------------------------------------- |
| 292 | * |
| 293 | *----------------------------------------------------------------------- |
| 294 | * |
| 295 | */ |
| 296 | #define CFG_DER 0 |
| 297 | |
| 298 | /* Because of the way the 860 starts up and assigns CS0 the |
| 299 | * entire address space, we have to set the memory controller |
| 300 | * differently. Normally, you write the option register |
| 301 | * first, and then enable the chip select by writing the |
| 302 | * base register. For CS0, you must write the base register |
| 303 | * first, followed by the option register. |
| 304 | */ |
| 305 | |
| 306 | /* |
| 307 | * Init Memory Controller: |
| 308 | * |
| 309 | * BR0 and OR0 (FLASH) |
| 310 | */ |
| 311 | |
| 312 | #define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */ |
| 313 | |
| 314 | /* used to re-map FLASH both when starting from SRAM or FLASH: |
| 315 | * restrict access enough to keep SRAM working (if any) |
| 316 | * but not too much to meddle with FLASH accesses |
| 317 | */ |
| 318 | #define CFG_REMAP_OR_AM 0xF8000000 /* OR addr mask */ |
| 319 | #define CFG_PRELIM_OR_AM 0xF8000000 /* OR addr mask */ |
| 320 | |
| 321 | /* FLASH timing: |
| 322 | TRLX = 0, CSNT = 1, SCY = 3, EHTR = 1 */ |
| 323 | #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | \ |
| 324 | OR_SCY_3_CLK | OR_EHTR) |
| 325 | |
| 326 | #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH) |
| 327 | #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V ) |
| 328 | |
| 329 | /* |
| 330 | * BR2/3 and OR2/3 (SDRAM) |
| 331 | * |
| 332 | */ |
| 333 | #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM bank #0 */ |
| 334 | #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */ |
| 335 | |
| 336 | /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */ |
| 337 | |
| 338 | #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | OR_CSNT_SAM | OR_BI | OR_ACS_DIV4) |
| 339 | #define CFG_BR2_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V ) |
| 340 | #define CFG_BR1_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V) |
| 341 | |
| 342 | /* |
| 343 | * Memory Periodic Timer Prescaler |
| 344 | */ |
| 345 | |
| 346 | /* periodic timer for refresh */ |
| 347 | #define CFG_MAMR_PTA 124 /* start with divider for 64 MHz */ |
| 348 | |
| 349 | /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */ |
| 350 | #define CFG_MPTPR MPTPR_PTP_DIV32 /* setting for 1 bank */ |
| 351 | |
| 352 | /* |
| 353 | * MAMR settings for SDRAM |
| 354 | */ |
| 355 | |
| 356 | #define CFG_MAMR ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ |
| 357 | MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLB_A11 | \ |
| 358 | MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_8X) |
| 359 | |
| 360 | |
| 361 | /* |
| 362 | * Internal Definitions |
| 363 | * |
| 364 | * Boot Flags |
| 365 | */ |
| 366 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 367 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 368 | |
| 369 | #ifdef CONFIG_MPC860T |
| 370 | |
| 371 | /* Interrupt level assignments. |
| 372 | */ |
| 373 | #define FEC_INTERRUPT SIU_LEVEL1 /* FEC interrupt */ |
| 374 | |
| 375 | #endif /* CONFIG_MPC860T */ |
| 376 | |
| 377 | |
| 378 | #endif /* __CONFIG_H */ |