blob: 71f73492c6c47bfe58ca9d37da0ae93512fb01ad [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dirk Behme5ed3e862008-12-14 09:47:14 +01002/*
3 * (C) Copyright 2008
4 * Texas Instruments, <www.ti.com>
5 *
6 * Author :
7 * Manikandan Pillai <mani.pillai@ti.com>
8 *
9 * Derived from Beagle Board and OMAP3 SDP code by
10 * Richard Woodruff <r-woodruff2@ti.com>
11 * Syed Mohammed Khasim <khasim@ti.com>
Dirk Behme5ed3e862008-12-14 09:47:14 +010012 */
13
14#include <common.h>
15#include <asm/io.h>
Lokesh Vutlaaf1d0022013-05-30 02:54:32 +000016#include <asm/arch/clock.h>
Dirk Behme5ed3e862008-12-14 09:47:14 +010017#include <asm/arch/clocks_omap3.h>
18#include <asm/arch/mem.h>
19#include <asm/arch/sys_proto.h>
Dirk Behme5ed3e862008-12-14 09:47:14 +010020#include <command.h>
21
22/******************************************************************************
23 * get_sys_clk_speed() - determine reference oscillator speed
24 * based on known 32kHz clock and gptimer.
25 *****************************************************************************/
26u32 get_osc_clk_speed(void)
27{
Sanjeev Premib74064a2010-02-08 11:33:25 -050028 u32 start, cstart, cend, cdiff, cdiv, val;
Dirk Behme97a099e2009-08-08 09:30:21 +020029 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
30 struct prm *prm_base = (struct prm *)PRM_BASE;
31 struct gptimer *gpt1_base = (struct gptimer *)OMAP34XX_GPT1;
32 struct s32ktimer *s32k_base = (struct s32ktimer *)SYNC_32KTIMER_BASE;
Dirk Behme5ed3e862008-12-14 09:47:14 +010033
34 val = readl(&prm_base->clksrc_ctrl);
35
Sanjeev Premib74064a2010-02-08 11:33:25 -050036 if (val & SYSCLKDIV_2)
37 cdiv = 2;
Sanjeev Premib74064a2010-02-08 11:33:25 -050038 else
Sanjeev Premib74064a2010-02-08 11:33:25 -050039 cdiv = 1;
Dirk Behme5ed3e862008-12-14 09:47:14 +010040
41 /* enable timer2 */
42 val = readl(&prcm_base->clksel_wkup) | CLKSEL_GPT1;
43
44 /* select sys_clk for GPT1 */
45 writel(val, &prcm_base->clksel_wkup);
46
47 /* Enable I and F Clocks for GPT1 */
48 val = readl(&prcm_base->iclken_wkup) | EN_GPT1 | EN_32KSYNC;
49 writel(val, &prcm_base->iclken_wkup);
Sanjeev Premib74064a2010-02-08 11:33:25 -050050
Dirk Behme5ed3e862008-12-14 09:47:14 +010051 val = readl(&prcm_base->fclken_wkup) | EN_GPT1;
52 writel(val, &prcm_base->fclken_wkup);
53
54 writel(0, &gpt1_base->tldr); /* start counting at 0 */
55 writel(GPT_EN, &gpt1_base->tclr); /* enable clock */
56
57 /* enable 32kHz source, determine sys_clk via gauging */
58
59 /* start time in 20 cycles */
60 start = 20 + readl(&s32k_base->s32k_cr);
61
62 /* dead loop till start time */
63 while (readl(&s32k_base->s32k_cr) < start);
64
65 /* get start sys_clk count */
66 cstart = readl(&gpt1_base->tcrr);
67
68 /* wait for 40 cycles */
69 while (readl(&s32k_base->s32k_cr) < (start + 20)) ;
70 cend = readl(&gpt1_base->tcrr); /* get end sys_clk count */
71 cdiff = cend - cstart; /* get elapsed ticks */
Steve Sakoman7c281c92010-08-18 07:34:09 -070072 cdiff *= cdiv;
Sanjeev Premib74064a2010-02-08 11:33:25 -050073
Dirk Behme5ed3e862008-12-14 09:47:14 +010074 /* based on number of ticks assign speed */
75 if (cdiff > 19000)
76 return S38_4M;
77 else if (cdiff > 15200)
78 return S26M;
79 else if (cdiff > 13000)
80 return S24M;
81 else if (cdiff > 9000)
82 return S19_2M;
83 else if (cdiff > 7600)
84 return S13M;
85 else
86 return S12M;
87}
88
89/******************************************************************************
90 * get_sys_clkin_sel() - returns the sys_clkin_sel field value based on
91 * input oscillator clock frequency.
92 *****************************************************************************/
93void get_sys_clkin_sel(u32 osc_clk, u32 *sys_clkin_sel)
94{
95 switch(osc_clk) {
96 case S38_4M:
97 *sys_clkin_sel = 4;
98 break;
99 case S26M:
100 *sys_clkin_sel = 3;
101 break;
102 case S19_2M:
103 *sys_clkin_sel = 2;
104 break;
105 case S13M:
106 *sys_clkin_sel = 1;
107 break;
108 case S12M:
109 default:
110 *sys_clkin_sel = 0;
111 }
112}
113
Steve Sakoman7c281c92010-08-18 07:34:09 -0700114/*
115 * OMAP34XX/35XX specific functions
116 */
117
118static void dpll3_init_34xx(u32 sil_index, u32 clk_index)
119{
120 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
121 dpll_param *ptr = (dpll_param *) get_core_dpll_param();
122 void (*f_lock_pll) (u32, u32, u32, u32);
123 int xip_safe, p0, p1, p2, p3;
124
125 xip_safe = is_running_in_sram();
126
127 /* Moving to the right sysclk and ES rev base */
128 ptr = ptr + (3 * clk_index) + sil_index;
129
130 if (xip_safe) {
131 /*
132 * CORE DPLL
Steve Sakoman7c281c92010-08-18 07:34:09 -0700133 */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100134 clrsetbits_le32(&prcm_base->clken_pll,
135 0x00000007, PLL_FAST_RELOCK_BYPASS);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700136 wait_on_value(ST_CORE_CLK, 0, &prcm_base->idlest_ckgen,
137 LDELAY);
138
139 /*
140 * For OMAP3 ES1.0 Errata 1.50, default value directly doesn't
141 * work. write another value and then default value.
142 */
143
144 /* CM_CLKSEL1_EMU[DIV_DPLL3] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100145 clrsetbits_le32(&prcm_base->clksel1_emu,
146 0x001F0000, (CORE_M3X2 + 1) << 16) ;
147 clrsetbits_le32(&prcm_base->clksel1_emu,
148 0x001F0000, CORE_M3X2 << 16);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700149
150 /* M2 (CORE_DPLL_CLKOUT_DIV): CM_CLKSEL1_PLL[27:31] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100151 clrsetbits_le32(&prcm_base->clksel1_pll,
152 0xF8000000, ptr->m2 << 27);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700153
154 /* M (CORE_DPLL_MULT): CM_CLKSEL1_PLL[16:26] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100155 clrsetbits_le32(&prcm_base->clksel1_pll,
156 0x07FF0000, ptr->m << 16);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700157
158 /* N (CORE_DPLL_DIV): CM_CLKSEL1_PLL[8:14] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100159 clrsetbits_le32(&prcm_base->clksel1_pll,
160 0x00007F00, ptr->n << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700161
162 /* Source is the CM_96M_FCLK: CM_CLKSEL1_PLL[6] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100163 clrbits_le32(&prcm_base->clksel1_pll, 0x00000040);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700164
165 /* SSI */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100166 clrsetbits_le32(&prcm_base->clksel_core,
167 0x00000F00, CORE_SSI_DIV << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700168 /* FSUSB */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100169 clrsetbits_le32(&prcm_base->clksel_core,
170 0x00000030, CORE_FUSB_DIV << 4);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700171 /* L4 */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100172 clrsetbits_le32(&prcm_base->clksel_core,
173 0x0000000C, CORE_L4_DIV << 2);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700174 /* L3 */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100175 clrsetbits_le32(&prcm_base->clksel_core,
176 0x00000003, CORE_L3_DIV);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700177 /* GFX */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100178 clrsetbits_le32(&prcm_base->clksel_gfx,
179 0x00000007, GFX_DIV);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700180 /* RESET MGR */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100181 clrsetbits_le32(&prcm_base->clksel_wkup,
182 0x00000006, WKUP_RSM << 1);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700183 /* FREQSEL (CORE_DPLL_FREQSEL): CM_CLKEN_PLL[4:7] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100184 clrsetbits_le32(&prcm_base->clken_pll,
185 0x000000F0, ptr->fsel << 4);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700186 /* LOCK MODE */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100187 clrsetbits_le32(&prcm_base->clken_pll,
188 0x00000007, PLL_LOCK);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700189
190 wait_on_value(ST_CORE_CLK, 1, &prcm_base->idlest_ckgen,
191 LDELAY);
192 } else if (is_running_in_flash()) {
193 /*
194 * if running from flash, jump to small relocated code
195 * area in SRAM.
196 */
Albert ARIBAUD8d208362013-08-10 19:03:59 +0200197 f_lock_pll = (void *) (SRAM_CLK_CODE);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700198
199 p0 = readl(&prcm_base->clken_pll);
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100200 clrsetbits_le32(&p0, 0x00000007, PLL_FAST_RELOCK_BYPASS);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700201 /* FREQSEL (CORE_DPLL_FREQSEL): CM_CLKEN_PLL[4:7] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100202 clrsetbits_le32(&p0, 0x000000F0, ptr->fsel << 4);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700203
204 p1 = readl(&prcm_base->clksel1_pll);
205 /* M2 (CORE_DPLL_CLKOUT_DIV): CM_CLKSEL1_PLL[27:31] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100206 clrsetbits_le32(&p1, 0xF8000000, ptr->m2 << 27);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700207 /* M (CORE_DPLL_MULT): CM_CLKSEL1_PLL[16:26] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100208 clrsetbits_le32(&p1, 0x07FF0000, ptr->m << 16);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700209 /* N (CORE_DPLL_DIV): CM_CLKSEL1_PLL[8:14] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100210 clrsetbits_le32(&p1, 0x00007F00, ptr->n << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700211 /* Source is the CM_96M_FCLK: CM_CLKSEL1_PLL[6] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100212 clrbits_le32(&p1, 0x00000040);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700213
214 p2 = readl(&prcm_base->clksel_core);
215 /* SSI */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100216 clrsetbits_le32(&p2, 0x00000F00, CORE_SSI_DIV << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700217 /* FSUSB */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100218 clrsetbits_le32(&p2, 0x00000030, CORE_FUSB_DIV << 4);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700219 /* L4 */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100220 clrsetbits_le32(&p2, 0x0000000C, CORE_L4_DIV << 2);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700221 /* L3 */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100222 clrsetbits_le32(&p2, 0x00000003, CORE_L3_DIV);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700223
224 p3 = (u32)&prcm_base->idlest_ckgen;
225
226 (*f_lock_pll) (p0, p1, p2, p3);
227 }
228}
229
230static void dpll4_init_34xx(u32 sil_index, u32 clk_index)
231{
232 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
233 dpll_param *ptr = (dpll_param *) get_per_dpll_param();
234
235 /* Moving it to the right sysclk base */
236 ptr = ptr + clk_index;
237
238 /* EN_PERIPH_DPLL: CM_CLKEN_PLL[16:18] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100239 clrsetbits_le32(&prcm_base->clken_pll, 0x00070000, PLL_STOP << 16);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700240 wait_on_value(ST_PERIPH_CLK, 0, &prcm_base->idlest_ckgen, LDELAY);
241
242 /*
243 * Errata 1.50 Workaround for OMAP3 ES1.0 only
244 * If using default divisors, write default divisor + 1
245 * and then the actual divisor value
246 */
247 /* M6 */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100248 clrsetbits_le32(&prcm_base->clksel1_emu,
249 0x1F000000, (PER_M6X2 + 1) << 24);
250 clrsetbits_le32(&prcm_base->clksel1_emu,
251 0x1F000000, PER_M6X2 << 24);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700252 /* M5 */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100253 clrsetbits_le32(&prcm_base->clksel_cam, 0x0000001F, (PER_M5X2 + 1));
254 clrsetbits_le32(&prcm_base->clksel_cam, 0x0000001F, PER_M5X2);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700255 /* M4 */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100256 clrsetbits_le32(&prcm_base->clksel_dss, 0x0000001F, (PER_M4X2 + 1));
257 clrsetbits_le32(&prcm_base->clksel_dss, 0x0000001F, PER_M4X2);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700258 /* M3 */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100259 clrsetbits_le32(&prcm_base->clksel_dss,
260 0x00001F00, (PER_M3X2 + 1) << 8);
261 clrsetbits_le32(&prcm_base->clksel_dss,
262 0x00001F00, PER_M3X2 << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700263 /* M2 (DIV_96M): CM_CLKSEL3_PLL[0:4] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100264 clrsetbits_le32(&prcm_base->clksel3_pll, 0x0000001F, (ptr->m2 + 1));
265 clrsetbits_le32(&prcm_base->clksel3_pll, 0x0000001F, ptr->m2);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700266 /* Workaround end */
267
268 /* M (PERIPH_DPLL_MULT): CM_CLKSEL2_PLL[8:18] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100269 clrsetbits_le32(&prcm_base->clksel2_pll,
270 0x0007FF00, ptr->m << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700271
272 /* N (PERIPH_DPLL_DIV): CM_CLKSEL2_PLL[0:6] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100273 clrsetbits_le32(&prcm_base->clksel2_pll, 0x0000007F, ptr->n);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700274
275 /* FREQSEL (PERIPH_DPLL_FREQSEL): CM_CLKEN_PLL[20:23] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100276 clrsetbits_le32(&prcm_base->clken_pll, 0x00F00000, ptr->fsel << 20);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700277
278 /* LOCK MODE (EN_PERIPH_DPLL): CM_CLKEN_PLL[16:18] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100279 clrsetbits_le32(&prcm_base->clken_pll, 0x00070000, PLL_LOCK << 16);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700280 wait_on_value(ST_PERIPH_CLK, 2, &prcm_base->idlest_ckgen, LDELAY);
281}
282
Alexander Holler7b897952011-04-19 09:27:55 -0400283static void dpll5_init_34xx(u32 sil_index, u32 clk_index)
284{
285 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
286 dpll_param *ptr = (dpll_param *) get_per2_dpll_param();
287
288 /* Moving it to the right sysclk base */
289 ptr = ptr + clk_index;
290
291 /* PER2 DPLL (DPLL5) */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100292 clrsetbits_le32(&prcm_base->clken2_pll, 0x00000007, PLL_STOP);
Alexander Holler7b897952011-04-19 09:27:55 -0400293 wait_on_value(1, 0, &prcm_base->idlest2_ckgen, LDELAY);
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100294 /* set M2 (usbtll_fck) */
295 clrsetbits_le32(&prcm_base->clksel5_pll, 0x0000001F, ptr->m2);
296 /* set m (11-bit multiplier) */
297 clrsetbits_le32(&prcm_base->clksel4_pll, 0x0007FF00, ptr->m << 8);
298 /* set n (7-bit divider)*/
299 clrsetbits_le32(&prcm_base->clksel4_pll, 0x0000007F, ptr->n);
300 /* FREQSEL */
301 clrsetbits_le32(&prcm_base->clken_pll, 0x000000F0, ptr->fsel << 4);
302 /* lock mode */
303 clrsetbits_le32(&prcm_base->clken2_pll, 0x00000007, PLL_LOCK);
Alexander Holler7b897952011-04-19 09:27:55 -0400304 wait_on_value(1, 1, &prcm_base->idlest2_ckgen, LDELAY);
305}
306
Steve Sakoman7c281c92010-08-18 07:34:09 -0700307static void mpu_init_34xx(u32 sil_index, u32 clk_index)
308{
309 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
310 dpll_param *ptr = (dpll_param *) get_mpu_dpll_param();
311
312 /* Moving to the right sysclk and ES rev base */
313 ptr = ptr + (3 * clk_index) + sil_index;
314
315 /* MPU DPLL (unlocked already) */
316
317 /* M2 (MPU_DPLL_CLKOUT_DIV) : CM_CLKSEL2_PLL_MPU[0:4] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100318 clrsetbits_le32(&prcm_base->clksel2_pll_mpu,
319 0x0000001F, ptr->m2);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700320
321 /* M (MPU_DPLL_MULT) : CM_CLKSEL2_PLL_MPU[8:18] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100322 clrsetbits_le32(&prcm_base->clksel1_pll_mpu,
323 0x0007FF00, ptr->m << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700324
325 /* N (MPU_DPLL_DIV) : CM_CLKSEL2_PLL_MPU[0:6] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100326 clrsetbits_le32(&prcm_base->clksel1_pll_mpu,
327 0x0000007F, ptr->n);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700328
329 /* FREQSEL (MPU_DPLL_FREQSEL) : CM_CLKEN_PLL_MPU[4:7] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100330 clrsetbits_le32(&prcm_base->clken_pll_mpu,
331 0x000000F0, ptr->fsel << 4);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700332}
333
334static void iva_init_34xx(u32 sil_index, u32 clk_index)
335{
336 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
337 dpll_param *ptr = (dpll_param *) get_iva_dpll_param();
338
339 /* Moving to the right sysclk and ES rev base */
340 ptr = ptr + (3 * clk_index) + sil_index;
341
342 /* IVA DPLL */
343 /* EN_IVA2_DPLL : CM_CLKEN_PLL_IVA2[0:2] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100344 clrsetbits_le32(&prcm_base->clken_pll_iva2,
345 0x00000007, PLL_STOP);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700346 wait_on_value(ST_IVA2_CLK, 0, &prcm_base->idlest_pll_iva2, LDELAY);
347
348 /* M2 (IVA2_DPLL_CLKOUT_DIV) : CM_CLKSEL2_PLL_IVA2[0:4] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100349 clrsetbits_le32(&prcm_base->clksel2_pll_iva2,
350 0x0000001F, ptr->m2);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700351
352 /* M (IVA2_DPLL_MULT) : CM_CLKSEL1_PLL_IVA2[8:18] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100353 clrsetbits_le32(&prcm_base->clksel1_pll_iva2,
354 0x0007FF00, ptr->m << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700355
356 /* N (IVA2_DPLL_DIV) : CM_CLKSEL1_PLL_IVA2[0:6] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100357 clrsetbits_le32(&prcm_base->clksel1_pll_iva2,
358 0x0000007F, ptr->n);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700359
360 /* FREQSEL (IVA2_DPLL_FREQSEL) : CM_CLKEN_PLL_IVA2[4:7] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100361 clrsetbits_le32(&prcm_base->clken_pll_iva2,
362 0x000000F0, ptr->fsel << 4);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700363
364 /* LOCK MODE (EN_IVA2_DPLL) : CM_CLKEN_PLL_IVA2[0:2] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100365 clrsetbits_le32(&prcm_base->clken_pll_iva2,
366 0x00000007, PLL_LOCK);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700367
368 wait_on_value(ST_IVA2_CLK, 1, &prcm_base->idlest_pll_iva2, LDELAY);
369}
370
371/*
372 * OMAP3630 specific functions
373 */
374
375static void dpll3_init_36xx(u32 sil_index, u32 clk_index)
376{
377 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
378 dpll_param *ptr = (dpll_param *) get_36x_core_dpll_param();
379 void (*f_lock_pll) (u32, u32, u32, u32);
380 int xip_safe, p0, p1, p2, p3;
381
382 xip_safe = is_running_in_sram();
383
384 /* Moving it to the right sysclk base */
385 ptr += clk_index;
386
387 if (xip_safe) {
388 /* CORE DPLL */
389
390 /* Select relock bypass: CM_CLKEN_PLL[0:2] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100391 clrsetbits_le32(&prcm_base->clken_pll,
392 0x00000007, PLL_FAST_RELOCK_BYPASS);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700393 wait_on_value(ST_CORE_CLK, 0, &prcm_base->idlest_ckgen,
394 LDELAY);
395
396 /* CM_CLKSEL1_EMU[DIV_DPLL3] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100397 clrsetbits_le32(&prcm_base->clksel1_emu,
398 0x001F0000, CORE_M3X2 << 16);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700399
400 /* M2 (CORE_DPLL_CLKOUT_DIV): CM_CLKSEL1_PLL[27:31] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100401 clrsetbits_le32(&prcm_base->clksel1_pll,
402 0xF8000000, ptr->m2 << 27);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700403
404 /* M (CORE_DPLL_MULT): CM_CLKSEL1_PLL[16:26] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100405 clrsetbits_le32(&prcm_base->clksel1_pll,
406 0x07FF0000, ptr->m << 16);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700407
408 /* N (CORE_DPLL_DIV): CM_CLKSEL1_PLL[8:14] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100409 clrsetbits_le32(&prcm_base->clksel1_pll,
410 0x00007F00, ptr->n << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700411
412 /* Source is the CM_96M_FCLK: CM_CLKSEL1_PLL[6] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100413 clrbits_le32(&prcm_base->clksel1_pll, 0x00000040);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700414
415 /* SSI */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100416 clrsetbits_le32(&prcm_base->clksel_core,
417 0x00000F00, CORE_SSI_DIV << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700418 /* FSUSB */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100419 clrsetbits_le32(&prcm_base->clksel_core,
420 0x00000030, CORE_FUSB_DIV << 4);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700421 /* L4 */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100422 clrsetbits_le32(&prcm_base->clksel_core,
423 0x0000000C, CORE_L4_DIV << 2);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700424 /* L3 */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100425 clrsetbits_le32(&prcm_base->clksel_core,
426 0x00000003, CORE_L3_DIV);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700427 /* GFX */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100428 clrsetbits_le32(&prcm_base->clksel_gfx,
429 0x00000007, GFX_DIV_36X);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700430 /* RESET MGR */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100431 clrsetbits_le32(&prcm_base->clksel_wkup,
432 0x00000006, WKUP_RSM << 1);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700433 /* FREQSEL (CORE_DPLL_FREQSEL): CM_CLKEN_PLL[4:7] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100434 clrsetbits_le32(&prcm_base->clken_pll,
435 0x000000F0, ptr->fsel << 4);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700436 /* LOCK MODE */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100437 clrsetbits_le32(&prcm_base->clken_pll,
438 0x00000007, PLL_LOCK);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700439
440 wait_on_value(ST_CORE_CLK, 1, &prcm_base->idlest_ckgen,
441 LDELAY);
442 } else if (is_running_in_flash()) {
443 /*
444 * if running from flash, jump to small relocated code
445 * area in SRAM.
446 */
Albert ARIBAUD8d208362013-08-10 19:03:59 +0200447 f_lock_pll = (void *) (SRAM_CLK_CODE);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700448
449 p0 = readl(&prcm_base->clken_pll);
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100450 clrsetbits_le32(&p0, 0x00000007, PLL_FAST_RELOCK_BYPASS);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700451 /* FREQSEL (CORE_DPLL_FREQSEL): CM_CLKEN_PLL[4:7] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100452 clrsetbits_le32(&p0, 0x000000F0, ptr->fsel << 4);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700453
454 p1 = readl(&prcm_base->clksel1_pll);
455 /* M2 (CORE_DPLL_CLKOUT_DIV): CM_CLKSEL1_PLL[27:31] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100456 clrsetbits_le32(&p1, 0xF8000000, ptr->m2 << 27);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700457 /* M (CORE_DPLL_MULT): CM_CLKSEL1_PLL[16:26] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100458 clrsetbits_le32(&p1, 0x07FF0000, ptr->m << 16);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700459 /* N (CORE_DPLL_DIV): CM_CLKSEL1_PLL[8:14] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100460 clrsetbits_le32(&p1, 0x00007F00, ptr->n << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700461 /* Source is the CM_96M_FCLK: CM_CLKSEL1_PLL[6] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100462 clrbits_le32(&p1, 0x00000040);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700463
464 p2 = readl(&prcm_base->clksel_core);
465 /* SSI */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100466 clrsetbits_le32(&p2, 0x00000F00, CORE_SSI_DIV << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700467 /* FSUSB */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100468 clrsetbits_le32(&p2, 0x00000030, CORE_FUSB_DIV << 4);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700469 /* L4 */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100470 clrsetbits_le32(&p2, 0x0000000C, CORE_L4_DIV << 2);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700471 /* L3 */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100472 clrsetbits_le32(&p2, 0x00000003, CORE_L3_DIV);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700473
474 p3 = (u32)&prcm_base->idlest_ckgen;
475
476 (*f_lock_pll) (p0, p1, p2, p3);
477 }
478}
479
480static void dpll4_init_36xx(u32 sil_index, u32 clk_index)
481{
482 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
483 struct dpll_per_36x_param *ptr;
484
485 ptr = (struct dpll_per_36x_param *)get_36x_per_dpll_param();
486
487 /* Moving it to the right sysclk base */
488 ptr += clk_index;
489
490 /* EN_PERIPH_DPLL: CM_CLKEN_PLL[16:18] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100491 clrsetbits_le32(&prcm_base->clken_pll, 0x00070000, PLL_STOP << 16);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700492 wait_on_value(ST_PERIPH_CLK, 0, &prcm_base->idlest_ckgen, LDELAY);
493
494 /* M6 (DIV_DPLL4): CM_CLKSEL1_EMU[24:29] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100495 clrsetbits_le32(&prcm_base->clksel1_emu, 0x3F000000, ptr->m6 << 24);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700496
497 /* M5 (CLKSEL_CAM): CM_CLKSEL1_EMU[0:5] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100498 clrsetbits_le32(&prcm_base->clksel_cam, 0x0000003F, ptr->m5);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700499
500 /* M4 (CLKSEL_DSS1): CM_CLKSEL_DSS[0:5] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100501 clrsetbits_le32(&prcm_base->clksel_dss, 0x0000003F, ptr->m4);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700502
503 /* M3 (CLKSEL_DSS1): CM_CLKSEL_DSS[8:13] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100504 clrsetbits_le32(&prcm_base->clksel_dss, 0x00003F00, ptr->m3 << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700505
506 /* M2 (DIV_96M): CM_CLKSEL3_PLL[0:4] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100507 clrsetbits_le32(&prcm_base->clksel3_pll, 0x0000001F, ptr->m2);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700508
509 /* M (PERIPH_DPLL_MULT): CM_CLKSEL2_PLL[8:19] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100510 clrsetbits_le32(&prcm_base->clksel2_pll, 0x000FFF00, ptr->m << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700511
512 /* N (PERIPH_DPLL_DIV): CM_CLKSEL2_PLL[0:6] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100513 clrsetbits_le32(&prcm_base->clksel2_pll, 0x0000007F, ptr->n);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700514
515 /* M2DIV (CLKSEL_96M): CM_CLKSEL_CORE[12:13] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100516 clrsetbits_le32(&prcm_base->clksel_core, 0x00003000, ptr->m2div << 12);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700517
518 /* LOCK MODE (EN_PERIPH_DPLL): CM_CLKEN_PLL[16:18] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100519 clrsetbits_le32(&prcm_base->clken_pll, 0x00070000, PLL_LOCK << 16);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700520 wait_on_value(ST_PERIPH_CLK, 2, &prcm_base->idlest_ckgen, LDELAY);
521}
522
Naumann Andreasa704a6d2013-07-09 09:43:17 +0200523static void dpll5_init_36xx(u32 sil_index, u32 clk_index)
524{
525 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
526 dpll_param *ptr = (dpll_param *) get_36x_per2_dpll_param();
527
528 /* Moving it to the right sysclk base */
529 ptr = ptr + clk_index;
530
531 /* PER2 DPLL (DPLL5) */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100532 clrsetbits_le32(&prcm_base->clken2_pll, 0x00000007, PLL_STOP);
Naumann Andreasa704a6d2013-07-09 09:43:17 +0200533 wait_on_value(1, 0, &prcm_base->idlest2_ckgen, LDELAY);
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100534 /* set M2 (usbtll_fck) */
535 clrsetbits_le32(&prcm_base->clksel5_pll, 0x0000001F, ptr->m2);
536 /* set m (11-bit multiplier) */
537 clrsetbits_le32(&prcm_base->clksel4_pll, 0x0007FF00, ptr->m << 8);
538 /* set n (7-bit divider)*/
539 clrsetbits_le32(&prcm_base->clksel4_pll, 0x0000007F, ptr->n);
540 /* lock mode */
541 clrsetbits_le32(&prcm_base->clken2_pll, 0x00000007, PLL_LOCK);
Naumann Andreasa704a6d2013-07-09 09:43:17 +0200542 wait_on_value(1, 1, &prcm_base->idlest2_ckgen, LDELAY);
543}
544
Steve Sakoman7c281c92010-08-18 07:34:09 -0700545static void mpu_init_36xx(u32 sil_index, u32 clk_index)
546{
547 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
548 dpll_param *ptr = (dpll_param *) get_36x_mpu_dpll_param();
549
550 /* Moving to the right sysclk */
551 ptr += clk_index;
552
553 /* MPU DPLL (unlocked already */
554
555 /* M2 (MPU_DPLL_CLKOUT_DIV) : CM_CLKSEL2_PLL_MPU[0:4] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100556 clrsetbits_le32(&prcm_base->clksel2_pll_mpu, 0x0000001F, ptr->m2);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700557
558 /* M (MPU_DPLL_MULT) : CM_CLKSEL2_PLL_MPU[8:18] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100559 clrsetbits_le32(&prcm_base->clksel1_pll_mpu, 0x0007FF00, ptr->m << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700560
561 /* N (MPU_DPLL_DIV) : CM_CLKSEL2_PLL_MPU[0:6] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100562 clrsetbits_le32(&prcm_base->clksel1_pll_mpu, 0x0000007F, ptr->n);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700563}
564
565static void iva_init_36xx(u32 sil_index, u32 clk_index)
566{
567 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
568 dpll_param *ptr = (dpll_param *)get_36x_iva_dpll_param();
569
570 /* Moving to the right sysclk */
571 ptr += clk_index;
572
573 /* IVA DPLL */
574 /* EN_IVA2_DPLL : CM_CLKEN_PLL_IVA2[0:2] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100575 clrsetbits_le32(&prcm_base->clken_pll_iva2, 0x00000007, PLL_STOP);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700576 wait_on_value(ST_IVA2_CLK, 0, &prcm_base->idlest_pll_iva2, LDELAY);
577
578 /* M2 (IVA2_DPLL_CLKOUT_DIV) : CM_CLKSEL2_PLL_IVA2[0:4] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100579 clrsetbits_le32(&prcm_base->clksel2_pll_iva2, 0x0000001F, ptr->m2);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700580
581 /* M (IVA2_DPLL_MULT) : CM_CLKSEL1_PLL_IVA2[8:18] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100582 clrsetbits_le32(&prcm_base->clksel1_pll_iva2, 0x0007FF00, ptr->m << 8);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700583
584 /* N (IVA2_DPLL_DIV) : CM_CLKSEL1_PLL_IVA2[0:6] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100585 clrsetbits_le32(&prcm_base->clksel1_pll_iva2, 0x0000007F, ptr->n);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700586
587 /* LOCK (MODE (EN_IVA2_DPLL) : CM_CLKEN_PLL_IVA2[0:2] */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100588 clrsetbits_le32(&prcm_base->clken_pll_iva2, 0x00000007, PLL_LOCK);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700589
590 wait_on_value(ST_IVA2_CLK, 1, &prcm_base->idlest_pll_iva2, LDELAY);
591}
592
Dirk Behme5ed3e862008-12-14 09:47:14 +0100593/******************************************************************************
594 * prcm_init() - inits clocks for PRCM as defined in clocks.h
595 * called from SRAM, or Flash (using temp SRAM stack).
596 *****************************************************************************/
597void prcm_init(void)
598{
Dirk Behme5ed3e862008-12-14 09:47:14 +0100599 u32 osc_clk = 0, sys_clkin_sel;
Sanjeev Premicba0b772009-04-27 21:27:54 +0530600 u32 clk_index, sil_index = 0;
Dirk Behme97a099e2009-08-08 09:30:21 +0200601 struct prm *prm_base = (struct prm *)PRM_BASE;
602 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
Dirk Behme5ed3e862008-12-14 09:47:14 +0100603
604 /*
605 * Gauge the input clock speed and find out the sys_clkin_sel
606 * value corresponding to the input clock.
607 */
608 osc_clk = get_osc_clk_speed();
609 get_sys_clkin_sel(osc_clk, &sys_clkin_sel);
610
611 /* set input crystal speed */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100612 clrsetbits_le32(&prm_base->clksel, 0x00000007, sys_clkin_sel);
Dirk Behme5ed3e862008-12-14 09:47:14 +0100613
614 /* If the input clock is greater than 19.2M always divide/2 */
615 if (sys_clkin_sel > 2) {
616 /* input clock divider */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100617 clrsetbits_le32(&prm_base->clksrc_ctrl, 0x000000C0, 2 << 6);
Dirk Behme5ed3e862008-12-14 09:47:14 +0100618 clk_index = sys_clkin_sel / 2;
619 } else {
620 /* input clock divider */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100621 clrsetbits_le32(&prm_base->clksrc_ctrl, 0x000000C0, 1 << 6);
Dirk Behme5ed3e862008-12-14 09:47:14 +0100622 clk_index = sys_clkin_sel;
623 }
624
Steve Sakoman7c281c92010-08-18 07:34:09 -0700625 if (get_cpu_family() == CPU_OMAP36XX) {
Matt Portera3c3fab2012-05-07 16:49:21 +0000626 /*
627 * In warm reset conditions on OMAP36xx/AM/DM37xx
628 * the rom code incorrectly sets the DPLL4 clock
629 * input divider to /6.5. Section 3.5.3.3.3.2.1 of
630 * the AM/DM37x TRM explains that the /6.5 divider
631 * is used only when the input clock is 13MHz.
632 *
633 * If the part is in this cpu family *and* the input
634 * clock *is not* 13 MHz, then reset the DPLL4 clock
635 * input divider to /1 as it should never set to /6.5
636 * in this case.
637 */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100638 if (sys_clkin_sel != 1) { /* 13 MHz */
Matt Portera3c3fab2012-05-07 16:49:21 +0000639 /* Bit 8: DPLL4_CLKINP_DIV */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100640 clrbits_le32(&prm_base->clksrc_ctrl, 0x00000100);
641 }
Matt Portera3c3fab2012-05-07 16:49:21 +0000642
Steve Sakoman7c281c92010-08-18 07:34:09 -0700643 /* Unlock MPU DPLL (slows things down, and needed later) */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100644 clrsetbits_le32(&prcm_base->clken_pll_mpu,
645 0x00000007, PLL_LOW_POWER_BYPASS);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700646 wait_on_value(ST_MPU_CLK, 0, &prcm_base->idlest_pll_mpu,
Dirk Behme5ed3e862008-12-14 09:47:14 +0100647 LDELAY);
648
Steve Sakoman7c281c92010-08-18 07:34:09 -0700649 dpll3_init_36xx(0, clk_index);
650 dpll4_init_36xx(0, clk_index);
Naumann Andreasa704a6d2013-07-09 09:43:17 +0200651 dpll5_init_36xx(0, clk_index);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700652 iva_init_36xx(0, clk_index);
653 mpu_init_36xx(0, clk_index);
Dirk Behme5ed3e862008-12-14 09:47:14 +0100654
Steve Sakoman7c281c92010-08-18 07:34:09 -0700655 /* Lock MPU DPLL to set frequency */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100656 clrsetbits_le32(&prcm_base->clken_pll_mpu,
657 0x00000007, PLL_LOCK);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700658 wait_on_value(ST_MPU_CLK, 1, &prcm_base->idlest_pll_mpu,
Dirk Behme5ed3e862008-12-14 09:47:14 +0100659 LDELAY);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700660 } else {
Dirk Behme5ed3e862008-12-14 09:47:14 +0100661 /*
Steve Sakoman7c281c92010-08-18 07:34:09 -0700662 * The DPLL tables are defined according to sysclk value and
663 * silicon revision. The clk_index value will be used to get
664 * the values for that input sysclk from the DPLL param table
665 * and sil_index will get the values for that SysClk for the
666 * appropriate silicon rev.
Dirk Behme5ed3e862008-12-14 09:47:14 +0100667 */
Steve Sakoman7c281c92010-08-18 07:34:09 -0700668 if (((get_cpu_family() == CPU_OMAP34XX)
669 && (get_cpu_rev() >= CPU_3XX_ES20)) ||
670 (get_cpu_family() == CPU_AM35XX))
671 sil_index = 1;
Dirk Behme5ed3e862008-12-14 09:47:14 +0100672
Steve Sakoman7c281c92010-08-18 07:34:09 -0700673 /* Unlock MPU DPLL (slows things down, and needed later) */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100674 clrsetbits_le32(&prcm_base->clken_pll_mpu,
675 0x00000007, PLL_LOW_POWER_BYPASS);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700676 wait_on_value(ST_MPU_CLK, 0, &prcm_base->idlest_pll_mpu,
677 LDELAY);
Dirk Behme5ed3e862008-12-14 09:47:14 +0100678
Steve Sakoman7c281c92010-08-18 07:34:09 -0700679 dpll3_init_34xx(sil_index, clk_index);
680 dpll4_init_34xx(sil_index, clk_index);
Alexander Holler7b897952011-04-19 09:27:55 -0400681 dpll5_init_34xx(sil_index, clk_index);
Vaibhav Hiremath7dd5a5b2011-09-03 21:35:31 -0400682 if (get_cpu_family() != CPU_AM35XX)
683 iva_init_34xx(sil_index, clk_index);
684
Steve Sakoman7c281c92010-08-18 07:34:09 -0700685 mpu_init_34xx(sil_index, clk_index);
Dirk Behme5ed3e862008-12-14 09:47:14 +0100686
Steve Sakoman7c281c92010-08-18 07:34:09 -0700687 /* Lock MPU DPLL to set frequency */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100688 clrsetbits_le32(&prcm_base->clken_pll_mpu,
689 0x00000007, PLL_LOCK);
Steve Sakoman7c281c92010-08-18 07:34:09 -0700690 wait_on_value(ST_MPU_CLK, 1, &prcm_base->idlest_pll_mpu,
691 LDELAY);
Dirk Behme5ed3e862008-12-14 09:47:14 +0100692 }
693
Dirk Behme5ed3e862008-12-14 09:47:14 +0100694 /* Set up GPTimers to sys_clk source only */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100695 setbits_le32(&prcm_base->clksel_per, 0x000000FF);
696 setbits_le32(&prcm_base->clksel_wkup, 1);
Dirk Behme5ed3e862008-12-14 09:47:14 +0100697
698 sdelay(5000);
699}
700
Govindraj.R95f87912012-02-06 03:55:35 +0000701/*
702 * Enable usb ehci uhh, tll clocks
703 */
704void ehci_clocks_enable(void)
705{
706 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
707
708 /* Enable USBHOST_L3_ICLK (USBHOST_MICLK) */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100709 setbits_le32(&prcm_base->iclken_usbhost, 1);
Govindraj.R95f87912012-02-06 03:55:35 +0000710 /*
711 * Enable USBHOST_48M_FCLK (USBHOST_FCLK1)
712 * and USBHOST_120M_FCLK (USBHOST_FCLK2)
713 */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100714 setbits_le32(&prcm_base->fclken_usbhost, 0x00000003);
Govindraj.R95f87912012-02-06 03:55:35 +0000715 /* Enable USBTTL_ICLK */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100716 setbits_le32(&prcm_base->iclken3_core, 0x00000004);
Govindraj.R95f87912012-02-06 03:55:35 +0000717 /* Enable USBTTL_FCLK */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100718 setbits_le32(&prcm_base->fclken3_core, 0x00000004);
Govindraj.R95f87912012-02-06 03:55:35 +0000719}
720
Dirk Behme5ed3e862008-12-14 09:47:14 +0100721/******************************************************************************
722 * peripheral_enable() - Enable the clks & power for perifs (GPT2, UART1,...)
723 *****************************************************************************/
724void per_clocks_enable(void)
725{
Dirk Behme97a099e2009-08-08 09:30:21 +0200726 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
Dirk Behme5ed3e862008-12-14 09:47:14 +0100727
728 /* Enable GP2 timer. */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100729 setbits_le32(&prcm_base->clksel_per, 0x01); /* GPT2 = sys clk */
730 setbits_le32(&prcm_base->iclken_per, 0x08); /* ICKen GPT2 */
731 setbits_le32(&prcm_base->fclken_per, 0x08); /* FCKen GPT2 */
Dirk Behme5ed3e862008-12-14 09:47:14 +0100732
Albert ARIBAUD \(3ADEV\)168f5942015-01-16 09:09:47 +0100733 /* Enable GP9 timer. */
734 setbits_le32(&prcm_base->clksel_per, 0x80); /* GPT9 = 32kHz clk */
735 setbits_le32(&prcm_base->iclken_per, 0x400); /* ICKen GPT9 */
736 setbits_le32(&prcm_base->fclken_per, 0x400); /* FCKen GPT9 */
737
Dirk Behme5ed3e862008-12-14 09:47:14 +0100738#ifdef CONFIG_SYS_NS16550
739 /* Enable UART1 clocks */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100740 setbits_le32(&prcm_base->fclken1_core, 0x00002000);
741 setbits_le32(&prcm_base->iclken1_core, 0x00002000);
Dirk Behme5ed3e862008-12-14 09:47:14 +0100742
Albert ARIBAUD \(3ADEV\)168f5942015-01-16 09:09:47 +0100743 /* Enable UART2 clocks */
744 setbits_le32(&prcm_base->fclken1_core, 0x00004000);
745 setbits_le32(&prcm_base->iclken1_core, 0x00004000);
746
Dirk Behme5ed3e862008-12-14 09:47:14 +0100747 /* UART 3 Clocks */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100748 setbits_le32(&prcm_base->fclken_per, 0x00000800);
749 setbits_le32(&prcm_base->iclken_per, 0x00000800);
Dirk Behme5ed3e862008-12-14 09:47:14 +0100750#endif
Tom Rix708cfb72009-05-29 18:57:31 -0500751
Adam Forda1702742018-12-14 16:28:30 -0600752#if defined(CONFIG_OMAP3_GPIO_2)
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100753 setbits_le32(&prcm_base->fclken_per, 0x00002000);
754 setbits_le32(&prcm_base->iclken_per, 0x00002000);
Tom Rix708cfb72009-05-29 18:57:31 -0500755#endif
Adam Forda1702742018-12-14 16:28:30 -0600756#if defined(CONFIG_OMAP3_GPIO_3)
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100757 setbits_le32(&prcm_base->fclken_per, 0x00004000);
758 setbits_le32(&prcm_base->iclken_per, 0x00004000);
Tom Rix708cfb72009-05-29 18:57:31 -0500759#endif
Adam Forda1702742018-12-14 16:28:30 -0600760#if defined(CONFIG_OMAP3_GPIO_4)
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100761 setbits_le32(&prcm_base->fclken_per, 0x00008000);
762 setbits_le32(&prcm_base->iclken_per, 0x00008000);
Tom Rix708cfb72009-05-29 18:57:31 -0500763#endif
Adam Forda1702742018-12-14 16:28:30 -0600764#if defined(CONFIG_OMAP3_GPIO_5)
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100765 setbits_le32(&prcm_base->fclken_per, 0x00010000);
766 setbits_le32(&prcm_base->iclken_per, 0x00010000);
Tom Rix708cfb72009-05-29 18:57:31 -0500767#endif
Adam Forda1702742018-12-14 16:28:30 -0600768#if defined(CONFIG_OMAP3_GPIO_6)
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100769 setbits_le32(&prcm_base->fclken_per, 0x00020000);
770 setbits_le32(&prcm_base->iclken_per, 0x00020000);
Tom Rix708cfb72009-05-29 18:57:31 -0500771#endif
772
Adam Ford94d50be2017-08-07 13:11:19 -0500773#ifdef CONFIG_SYS_I2C_OMAP24XX
Dirk Behme5ed3e862008-12-14 09:47:14 +0100774 /* Turn on all 3 I2C clocks */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100775 setbits_le32(&prcm_base->fclken1_core, 0x00038000);
776 setbits_le32(&prcm_base->iclken1_core, 0x00038000); /* I2C1,2,3 = on */
Dirk Behme5ed3e862008-12-14 09:47:14 +0100777#endif
778 /* Enable the ICLK for 32K Sync Timer as its used in udelay */
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100779 setbits_le32(&prcm_base->iclken_wkup, 0x00000004);
Dirk Behme5ed3e862008-12-14 09:47:14 +0100780
Vaibhav Hiremath7dd5a5b2011-09-03 21:35:31 -0400781 if (get_cpu_family() != CPU_AM35XX)
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100782 out_le32(&prcm_base->fclken_iva2, FCK_IVA2_ON);
Vaibhav Hiremath7dd5a5b2011-09-03 21:35:31 -0400783
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100784 out_le32(&prcm_base->fclken1_core, FCK_CORE1_ON);
785 out_le32(&prcm_base->iclken1_core, ICK_CORE1_ON);
786 out_le32(&prcm_base->iclken2_core, ICK_CORE2_ON);
787 out_le32(&prcm_base->fclken_wkup, FCK_WKUP_ON);
788 out_le32(&prcm_base->iclken_wkup, ICK_WKUP_ON);
789 out_le32(&prcm_base->fclken_dss, FCK_DSS_ON);
790 out_le32(&prcm_base->iclken_dss, ICK_DSS_ON);
Vaibhav Hiremath7dd5a5b2011-09-03 21:35:31 -0400791 if (get_cpu_family() != CPU_AM35XX) {
Wolfgang Denka88e55c2014-03-25 14:49:50 +0100792 out_le32(&prcm_base->fclken_cam, FCK_CAM_ON);
793 out_le32(&prcm_base->iclken_cam, ICK_CAM_ON);
Vaibhav Hiremath7dd5a5b2011-09-03 21:35:31 -0400794 }
Dirk Behme5ed3e862008-12-14 09:47:14 +0100795
796 sdelay(1000);
797}