blob: 123e5d785c9c06466787a709ce2608155d3893e2 [file] [log] [blame]
Marek Vasut2e499842010-05-11 04:31:44 +02001/*
2 * Toradex Colibri PXA270 configuration file
3 *
4 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
Marcel Ziswilerb891d012016-11-16 17:49:23 +01005 * Copyright (C) 2015-2016 Marcel Ziswiler <marcel@ziswiler.com>
Marek Vasut2e499842010-05-11 04:31:44 +02006 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
Marek Vasut2e499842010-05-11 04:31:44 +02008 */
9
Marcel Ziswiler7c49b522015-03-01 00:53:15 +010010#ifndef __CONFIG_H
11#define __CONFIG_H
Marek Vasut2e499842010-05-11 04:31:44 +020012
13/*
14 * High Level Board Configuration Options
15 */
Marek Vasutabc20ab2011-11-26 07:20:07 +010016#define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
Marek Vasutf9f54862011-11-26 07:15:36 +010017#define CONFIG_SYS_TEXT_BASE 0x0
Marcel Ziswiler7c49b522015-03-01 00:53:15 +010018/* Avoid overwriting factory configuration block */
19#define CONFIG_BOARD_SIZE_LIMIT 0x40000
Marek Vasut2e499842010-05-11 04:31:44 +020020
Marcel Ziswiler4f9bbd92015-08-16 04:16:35 +020021/* We will never enable dcache because we have to setup MMU first */
22#define CONFIG_SYS_DCACHE_OFF
23
Marcel Ziswilerb891d012016-11-16 17:49:23 +010024#define CONFIG_DISPLAY_BOARDINFO_LATE /* Calls show_board_info() */
25
Marek Vasut2e499842010-05-11 04:31:44 +020026/*
27 * Environment settings
28 */
Marek Vasutf9f54862011-11-26 07:15:36 +010029#define CONFIG_ENV_OVERWRITE
Marcel Ziswilerb891d012016-11-16 17:49:23 +010030#define CONFIG_ENV_VARS_UBOOT_CONFIG
31#define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
Marek Vasutf9f54862011-11-26 07:15:36 +010032#define CONFIG_SYS_MALLOC_LEN (128 * 1024)
33#define CONFIG_ARCH_CPU_INIT
Marek Vasut2e499842010-05-11 04:31:44 +020034#define CONFIG_BOOTCOMMAND \
Marcel Ziswiler99d672f2015-03-01 00:53:16 +010035 "if fatload mmc 0 0xa0000000 uImage; then " \
Marek Vasut2e499842010-05-11 04:31:44 +020036 "bootm 0xa0000000; " \
37 "fi; " \
38 "if usb reset && fatload usb 0 0xa0000000 uImage; then " \
39 "bootm 0xa0000000; " \
40 "fi; " \
Marcel Ziswiler99d672f2015-03-01 00:53:16 +010041 "bootm 0xc0000;"
Marek Vasut2e499842010-05-11 04:31:44 +020042#define CONFIG_TIMESTAMP
Marek Vasut2e499842010-05-11 04:31:44 +020043#define CONFIG_CMDLINE_TAG
44#define CONFIG_SETUP_MEMORY_TAGS
Marek Vasut2e499842010-05-11 04:31:44 +020045
46/*
47 * Serial Console Configuration
48 */
Marek Vasut2e499842010-05-11 04:31:44 +020049
50/*
51 * Bootloader Components Configuration
52 */
Marek Vasut2e499842010-05-11 04:31:44 +020053
Marcel Ziswiler3664fa12015-08-16 04:16:36 +020054/* I2C support */
55#ifdef CONFIG_SYS_I2C
Marcel Ziswiler3664fa12015-08-16 04:16:36 +020056#define CONFIG_SYS_I2C_PXA
57#define CONFIG_PXA_STD_I2C
58#define CONFIG_PXA_PWR_I2C
59#define CONFIG_SYS_I2C_SPEED 100000
60#endif
61
Marcel Ziswiler4f9bbd92015-08-16 04:16:35 +020062/* LCD support */
63#ifdef CONFIG_LCD
64#define CONFIG_PXA_LCD
65#define CONFIG_PXA_VGA
Marcel Ziswiler4f9bbd92015-08-16 04:16:35 +020066#define CONFIG_LCD_LOGO
67#endif
68
Marek Vasut2e499842010-05-11 04:31:44 +020069/*
70 * Networking Configuration
Marek Vasut2e499842010-05-11 04:31:44 +020071 */
72#ifdef CONFIG_CMD_NET
Marek Vasut2e499842010-05-11 04:31:44 +020073
Marek Vasut2e499842010-05-11 04:31:44 +020074#define CONFIG_DRIVER_DM9000 1
75#define CONFIG_DM9000_BASE 0x08000000
76#define DM9000_IO (CONFIG_DM9000_BASE)
77#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
78#define CONFIG_NET_RETRY_COUNT 10
79
80#define CONFIG_BOOTP_BOOTFILESIZE
81#define CONFIG_BOOTP_BOOTPATH
82#define CONFIG_BOOTP_GATEWAY
83#define CONFIG_BOOTP_HOSTNAME
84#endif
85
Marcel Ziswilerfe488a82015-03-01 00:53:14 +010086#undef CONFIG_SYS_LONGHELP /* Saves 10 KB */
Marek Vasut2e499842010-05-11 04:31:44 +020087#define CONFIG_SYS_DEVICE_NULLDEV 1
Marcel Ziswilerfc127d12016-11-14 21:40:27 +010088#undef CONFIG_CMDLINE_EDITING /* Saves 2.5 KB */
89#undef CONFIG_AUTO_COMPLETE /* Saves 2.5 KB */
Marek Vasutf9f54862011-11-26 07:15:36 +010090
Marek Vasut2e499842010-05-11 04:31:44 +020091/*
92 * Clock Configuration
93 */
Marek Vasutf9f54862011-11-26 07:15:36 +010094#define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */
Marek Vasut2e499842010-05-11 04:31:44 +020095
96/*
Marek Vasut2e499842010-05-11 04:31:44 +020097 * DRAM Map
98 */
99#define CONFIG_NR_DRAM_BANKS 1 /* We have 1 bank of DRAM */
100#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
101#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
102
103#define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
104#define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */
105
106#define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
107#define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
108
Marek Vasutf9f54862011-11-26 07:15:36 +0100109#define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM_1
Marek Vasut6ef6eb92010-09-23 09:46:57 +0200110#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Marek Vasutf9f54862011-11-26 07:15:36 +0100111#define CONFIG_SYS_INIT_SP_ADDR 0x5c010000
Marek Vasut6ef6eb92010-09-23 09:46:57 +0200112
Marek Vasut2e499842010-05-11 04:31:44 +0200113/*
114 * NOR FLASH
115 */
116#ifdef CONFIG_CMD_FLASH
117#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
Marcel Ziswilerd8178892015-08-16 04:16:34 +0200118#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
Marek Vasut2e499842010-05-11 04:31:44 +0200119#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
120
121#define CONFIG_SYS_FLASH_CFI
122#define CONFIG_FLASH_CFI_DRIVER 1
Marcel Ziswilerd8178892015-08-16 04:16:34 +0200123#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
Marek Vasut2e499842010-05-11 04:31:44 +0200124
125#define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
126#define CONFIG_SYS_MAX_FLASH_BANKS 1
127
Marek Vasutf9f54862011-11-26 07:15:36 +0100128#define CONFIG_SYS_FLASH_ERASE_TOUT (25 * CONFIG_SYS_HZ)
129#define CONFIG_SYS_FLASH_WRITE_TOUT (25 * CONFIG_SYS_HZ)
Marcel Ziswilerd8178892015-08-16 04:16:34 +0200130#define CONFIG_SYS_FLASH_LOCK_TOUT (25 * CONFIG_SYS_HZ)
131#define CONFIG_SYS_FLASH_UNLOCK_TOUT (25 * CONFIG_SYS_HZ)
Marek Vasut2e499842010-05-11 04:31:44 +0200132
133#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
134#define CONFIG_SYS_FLASH_PROTECTION 1
Marek Vasut2e499842010-05-11 04:31:44 +0200135#endif
136
Marek Vasutf9f54862011-11-26 07:15:36 +0100137#define CONFIG_SYS_MONITOR_BASE 0x0
Marcel Ziswiler7c49b522015-03-01 00:53:15 +0100138#define CONFIG_SYS_MONITOR_LEN 0x40000
Marek Vasut2e499842010-05-11 04:31:44 +0200139
Marcel Ziswiler7c49b522015-03-01 00:53:15 +0100140/* Skip factory configuration block */
Marek Vasutf9f54862011-11-26 07:15:36 +0100141#define CONFIG_ENV_ADDR \
Marcel Ziswiler7c49b522015-03-01 00:53:15 +0100142 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN + 0x40000)
Marek Vasutf9f54862011-11-26 07:15:36 +0100143#define CONFIG_ENV_SIZE 0x40000
144#define CONFIG_ENV_SECT_SIZE 0x40000
Marek Vasut2e499842010-05-11 04:31:44 +0200145
146/*
147 * GPIO settings
148 */
149#define CONFIG_SYS_GPSR0_VAL 0x00000000
150#define CONFIG_SYS_GPSR1_VAL 0x00020000
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100151#define CONFIG_SYS_GPSR2_VAL 0x0002c000
Marek Vasut2e499842010-05-11 04:31:44 +0200152#define CONFIG_SYS_GPSR3_VAL 0x00000000
153
154#define CONFIG_SYS_GPCR0_VAL 0x00000000
155#define CONFIG_SYS_GPCR1_VAL 0x00000000
156#define CONFIG_SYS_GPCR2_VAL 0x00000000
157#define CONFIG_SYS_GPCR3_VAL 0x00000000
158
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100159#define CONFIG_SYS_GPDR0_VAL 0xc8008000
160#define CONFIG_SYS_GPDR1_VAL 0xfc02a981
161#define CONFIG_SYS_GPDR2_VAL 0x92c3ffff
162#define CONFIG_SYS_GPDR3_VAL 0x0061e804
Marek Vasut2e499842010-05-11 04:31:44 +0200163
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100164#define CONFIG_SYS_GAFR0_L_VAL 0x80100000
165#define CONFIG_SYS_GAFR0_U_VAL 0xa5c00010
166#define CONFIG_SYS_GAFR1_L_VAL 0x6992901a
167#define CONFIG_SYS_GAFR1_U_VAL 0xaaa50008
168#define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
169#define CONFIG_SYS_GAFR2_U_VAL 0x4109a002
170#define CONFIG_SYS_GAFR3_L_VAL 0x54000310
171#define CONFIG_SYS_GAFR3_U_VAL 0x00005401
Marek Vasut2e499842010-05-11 04:31:44 +0200172
173#define CONFIG_SYS_PSSR_VAL 0x30
174
175/*
176 * Clock settings
177 */
178#define CONFIG_SYS_CKEN 0x00500240
179#define CONFIG_SYS_CCCR 0x02000290
180
181/*
182 * Memory settings
183 */
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100184#define CONFIG_SYS_MSC0_VAL 0x9ee1c5f2
185#define CONFIG_SYS_MSC1_VAL 0x9ee1f994
186#define CONFIG_SYS_MSC2_VAL 0x9ee19ee1
187#define CONFIG_SYS_MDCNFG_VAL 0x090009c9
188#define CONFIG_SYS_MDREFR_VAL 0x2003a031
189#define CONFIG_SYS_MDMRS_VAL 0x00220022
190#define CONFIG_SYS_FLYCNFG_VAL 0x00010001
Marek Vasut2e499842010-05-11 04:31:44 +0200191#define CONFIG_SYS_SXCNFG_VAL 0x40044004
192
193/*
194 * PCMCIA and CF Interfaces
195 */
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100196#define CONFIG_SYS_MECR_VAL 0x00000000
197#define CONFIG_SYS_MCMEM0_VAL 0x00028307
Marek Vasut2e499842010-05-11 04:31:44 +0200198#define CONFIG_SYS_MCMEM1_VAL 0x00014307
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100199#define CONFIG_SYS_MCATT0_VAL 0x00038787
Marek Vasut2e499842010-05-11 04:31:44 +0200200#define CONFIG_SYS_MCATT1_VAL 0x0001c787
Marcel Ziswiler44ba7a32015-03-01 00:53:19 +0100201#define CONFIG_SYS_MCIO0_VAL 0x0002830f
Marek Vasut2e499842010-05-11 04:31:44 +0200202#define CONFIG_SYS_MCIO1_VAL 0x0001430f
203
Marek Vasut67a1f002011-11-26 11:27:50 +0100204#include "pxa-common.h"
Marek Vasut2e499842010-05-11 04:31:44 +0200205
Marcel Ziswiler7c49b522015-03-01 00:53:15 +0100206#endif /* __CONFIG_H */