blob: 13b5e8b84dc10a1d7bd4d7e83b51a3d215669ac9 [file] [log] [blame]
Ashish Kumare84a3242017-08-31 16:12:54 +05301/*
2 * Copyright 2017 NXP
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1088_COMMON_H
8#define __LS1088_COMMON_H
9
Sumit Garg10e7eaf2018-01-06 09:04:24 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_BOARDINFO
13#define SPL_NO_QIXIS
14#define SPL_NO_PCI
15#define SPL_NO_ENV
16#define SPL_NO_RTC
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#define SPL_NO_QSPI
20#define SPL_NO_IFC
21#undef CONFIG_DISPLAY_CPUINFO
22#endif
Ashish Kumare84a3242017-08-31 16:12:54 +053023
24#define CONFIG_REMAKE_ELF
25#define CONFIG_FSL_LAYERSCAPE
26#define CONFIG_MP
27
28#include <asm/arch/stream_id_lsch3.h>
29#include <asm/arch/config.h>
30#include <asm/arch/soc.h>
31
32/* Link Definitions */
33#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
34
35/* Link Definitions */
Ashish Kumar099f4092017-11-06 13:18:43 +053036#ifdef CONFIG_SPL
37#define CONFIG_SYS_TEXT_BASE 0x80400000
38#else
Ashish Kumare84a3242017-08-31 16:12:54 +053039#ifdef CONFIG_QSPI_BOOT
40#define CONFIG_SYS_TEXT_BASE 0x20100000
41#else
42#define CONFIG_SYS_TEXT_BASE 0x30100000
43#endif
Ashish Kumar099f4092017-11-06 13:18:43 +053044#endif
Ashish Kumare84a3242017-08-31 16:12:54 +053045
46#define CONFIG_SUPPORT_RAW_INITRD
47
48
49#define CONFIG_SKIP_LOWLEVEL_INIT
50
Ashish Kumar099f4092017-11-06 13:18:43 +053051#if !defined(CONFIG_SD_BOOT)
Ashish Kumare84a3242017-08-31 16:12:54 +053052#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
Ashish Kumar099f4092017-11-06 13:18:43 +053053#endif
Ashish Kumare84a3242017-08-31 16:12:54 +053054
55#define CONFIG_VERY_BIG_RAM
56#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
57#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
58#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
59#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
60#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 1
61/*
62 * SMP Definitinos
63 */
64#define CPU_RELEASE_ADDR secondary_boot_func
65
Hou Zhiqiang4950eb42017-09-04 10:47:54 +080066#ifdef CONFIG_PCI
67#define CONFIG_CMD_PCI
68#endif
69
Ashish Kumare84a3242017-08-31 16:12:54 +053070/* Size of malloc() pool */
71#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
72
73/* I2C */
74#define CONFIG_SYS_I2C
75#define CONFIG_SYS_I2C_MXC
76#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
77#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
78#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
79#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
80
81/* Serial Port */
82#define CONFIG_CONS_INDEX 1
83#define CONFIG_SYS_NS16550_SERIAL
84#define CONFIG_SYS_NS16550_REG_SIZE 1
85#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
86
87#define CONFIG_BAUDRATE 115200
88#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
89
Sumit Garg10e7eaf2018-01-06 09:04:24 +053090#if !defined(SPL_NO_IFC) || defined(CONFIG_TARGET_LS1088AQDS)
Ashish Kumare84a3242017-08-31 16:12:54 +053091/* IFC */
92#define CONFIG_FSL_IFC
Sumit Garg10e7eaf2018-01-06 09:04:24 +053093#endif
Ashish Kumare84a3242017-08-31 16:12:54 +053094
95/*
96 * During booting, IFC is mapped at the region of 0x30000000.
97 * But this region is limited to 256MB. To accommodate NOR, promjet
98 * and FPGA. This region is divided as below:
99 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
100 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
101 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
102 *
103 * To accommodate bigger NOR flash and other devices, we will map IFC
104 * chip selects to as below:
105 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
106 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
107 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
108 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
109 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
110 *
111 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
112 * CONFIG_SYS_FLASH_BASE has the final address (core view)
113 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
114 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
115 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
116 */
117
118#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
119#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
120#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
121
122#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
123#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
124
125#ifndef __ASSEMBLY__
126unsigned long long get_qixis_addr(void);
127#endif
128
129#define QIXIS_BASE get_qixis_addr()
130#define QIXIS_BASE_PHYS 0x20000000
131#define QIXIS_BASE_PHYS_EARLY 0xC000000
132
133
134#define CONFIG_SYS_NAND_BASE 0x530000000ULL
135#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
136
137
138/* MC firmware */
139/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
140#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
141#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
142#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
143#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
144#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
145#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
Bogdan Purcareatac48deb92017-10-05 06:56:53 +0000146
147/* Define phy_reset function to boot the MC based on mcinitcmd.
148 * This happens late enough to properly fixup u-boot env MAC addresses.
149 */
150#define CONFIG_RESET_PHY_R
151
Ashish Kumare84a3242017-08-31 16:12:54 +0530152/*
153 * Carve out a DDR region which will not be used by u-boot/Linux
154 *
155 * It will be used by MC and Debug Server. The MC region must be
156 * 512MB aligned, so the min size to hide is 512MB.
157 */
158
159#if defined(CONFIG_FSL_MC_ENET)
160#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
161#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530162/* Command line configuration */
163#define CONFIG_CMD_GREPENV
164#define CONFIG_CMD_CACHE
165
166/* Miscellaneous configurable options */
167#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
168
Ashish Kumarf65425f2017-11-02 09:50:47 +0530169/* SATA */
170#ifdef CONFIG_SCSI
Ashish Kumarf65425f2017-11-02 09:50:47 +0530171#define CONFIG_SCSI_AHCI_PLAT
172#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
173
174#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
175#define CONFIG_SYS_SCSI_MAX_LUN 1
176#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
177 CONFIG_SYS_SCSI_MAX_LUN)
178#endif
179
Ashish Kumare84a3242017-08-31 16:12:54 +0530180/* Physical Memory Map */
181#define CONFIG_CHIP_SELECTS_PER_CTRL 4
182
183#define CONFIG_NR_DRAM_BANKS 2
184
185#define CONFIG_HWCONFIG
186#define HWCONFIG_BUFFER_SIZE 128
187
188/* #define CONFIG_DISPLAY_CPUINFO */
189
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530190#ifndef SPL_NO_ENV
Ashish Kumare84a3242017-08-31 16:12:54 +0530191/* Allow to overwrite serial and ethaddr */
192#define CONFIG_ENV_OVERWRITE
193
194/* Initial environment variables */
195#define CONFIG_EXTRA_ENV_SETTINGS \
196 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
197 "loadaddr=0x80100000\0" \
198 "kernel_addr=0x100000\0" \
199 "ramdisk_addr=0x800000\0" \
200 "ramdisk_size=0x2000000\0" \
201 "fdt_high=0xa0000000\0" \
202 "initrd_high=0xffffffffffffffff\0" \
203 "kernel_start=0x581000000\0" \
204 "kernel_load=0xa0000000\0" \
205 "kernel_size=0x2800000\0" \
206 "console=ttyAMA0,38400n8\0" \
207 "mcinitcmd=fsl_mc start mc 0x580a00000" \
208 " 0x580e00000 \0"
209
210#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
211 "earlycon=uart8250,mmio,0x21c0500 " \
212 "ramdisk_size=0x3000000 default_hugepagesz=2m" \
213 " hugepagesz=2m hugepages=256"
214#if defined(CONFIG_QSPI_BOOT)
215#define CONFIG_BOOTCOMMAND "sf probe 0:0;" \
216 "sf read 0x80200000 0xd00000 0x100000;"\
217 " fsl_mc apply dpl 0x80200000 &&" \
218 " sf read $kernel_load $kernel_start" \
219 " $kernel_size && bootm $kernel_load"
Ashish Kumar099f4092017-11-06 13:18:43 +0530220#elif defined(CONFIG_SD_BOOT)
221#define CONFIG_BOOTCOMMAND "mmcinfo;mmc read 0x80200000 0x6800 0x800;"\
222 " fsl_mc apply dpl 0x80200000 &&" \
223 " mmc read $kernel_load $kernel_start" \
224 " $kernel_size && bootm $kernel_load"
Ashish Kumare84a3242017-08-31 16:12:54 +0530225#else /* NOR BOOT*/
226#define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580d00000 &&" \
227 " cp.b $kernel_start $kernel_load" \
228 " $kernel_size && bootm $kernel_load"
229#endif
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530230#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530231
232/* Monitor Command Prompt */
233#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
234#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
235 sizeof(CONFIG_SYS_PROMPT) + 16)
236#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
237#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
238#define CONFIG_SYS_LONGHELP
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530239#ifndef SPL_NO_ENV
Ashish Kumare84a3242017-08-31 16:12:54 +0530240#define CONFIG_CMDLINE_EDITING 1
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530241#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530242#define CONFIG_AUTO_COMPLETE
243#define CONFIG_SYS_MAXARGS 64 /* max command args */
244
Ashish Kumar099f4092017-11-06 13:18:43 +0530245#ifdef CONFIG_SPL
246#define CONFIG_SPL_BSS_START_ADDR 0x80100000
247#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
248#define CONFIG_SPL_FRAMEWORK
249#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
250#define CONFIG_SPL_MAX_SIZE 0x16000
251#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
252#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
253#define CONFIG_SPL_TEXT_BASE 0x1800a000
254
255#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
256#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
257#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
258#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530259#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
260
261#endif /* __LS1088_COMMON_H */