blob: 348133c2c70dd1d1bd04da7b836022e36e8a22f5 [file] [log] [blame]
Niel Fourie37bfd9c2021-01-21 13:19:20 +01001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * (C) Copyright 2016 Keymile AG
4 * Rainer Boschung <rainer.boschung@keymile.com>
5 *
6 */
7
8#ifndef __KMCENT2_H
9#define __KMCENT2_H
10
11#define CONFIG_HOSTNAME "kmcent2"
12#define KM_BOARD_NAME CONFIG_HOSTNAME
13
14/*
15 * The Linux fsl_fman driver needs to be able to process frames with more
16 * than just the VLAN tag (i.e. eDSA tag). It is passed as a kernel boot
17 * parameters
18 */
19#define CONFIG_KM_DEF_BOOT_ARGS_CPU "fsl_dpaa_fman.fsl_fm_max_frm=1558"
20
21#include "km/keymile-common.h"
22
23/* Application IFC chip selects */
24#define SYS_LAWAPP_BASE 0xc0000000
25#define SYS_LAWAPP_BASE_PHYS (0xf00000000ull | SYS_LAWAPP_BASE)
26
27/* Application IFC CS4 MRAM */
28#define CONFIG_SYS_MRAM_BASE SYS_LAWAPP_BASE
29#define SYS_MRAM_BASE_PHYS SYS_LAWAPP_BASE_PHYS
30#define SYS_MRAM_CSPR_EXT (0x0f)
31#define SYS_MRAM_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_MRAM_BASE) | \
32 CSPR_PORT_SIZE_8 | /* 8 bit */ \
33 CSPR_MSEL_GPCM | /* msel = gpcm */ \
34 CSPR_V /* bank is valid */)
35#define SYS_MRAM_AMASK IFC_AMASK(2 * 1024 * 1024) /* 2 MiB */
36#define SYS_MRAM_CSOR CSOR_GPCM_TRHZ_40
37/* MRAM Timing parameters for IFC CS4 */
38#define SYS_MRAM_FTIM0 (FTIM0_GPCM_TACSE(0x6) | \
39 FTIM0_GPCM_TEADC(0x8) | \
40 FTIM0_GPCM_TEAHC(0x2))
41#define SYS_MRAM_FTIM1 (FTIM1_GPCM_TACO(0x2) | \
42 FTIM1_GPCM_TRAD(0xe))
43#define SYS_MRAM_FTIM2 (FTIM2_GPCM_TCS(0x2) | \
44 FTIM2_GPCM_TCH(0x2) | \
45 FTIM2_GPCM_TWP(0x8))
46#define SYS_MRAM_FTIM3 0x04000000
47#define CONFIG_SYS_CSPR4_EXT SYS_MRAM_CSPR_EXT
48#define CONFIG_SYS_CSPR4 SYS_MRAM_CSPR
49#define CONFIG_SYS_AMASK4 SYS_MRAM_AMASK
50#define CONFIG_SYS_CSOR4 SYS_MRAM_CSOR
51#define CONFIG_SYS_CS4_FTIM0 SYS_MRAM_FTIM0
52#define CONFIG_SYS_CS4_FTIM1 SYS_MRAM_FTIM1
53#define CONFIG_SYS_CS4_FTIM2 SYS_MRAM_FTIM2
54#define CONFIG_SYS_CS4_FTIM3 SYS_MRAM_FTIM3
55
56/* Application IFC CS6: BFTIC */
57#define SYS_BFTIC_BASE 0xd0000000
58#define SYS_BFTIC_BASE_PHYS (0xf00000000ull | SYS_BFTIC_BASE)
59#define SYS_BFTIC_CSPR_EXT (0x0f)
60#define SYS_BFTIC_CSPR (CSPR_PHYS_ADDR(SYS_BFTIC_BASE) | \
61 CSPR_PORT_SIZE_8 | /* Port size = 8 bit */\
62 CSPR_MSEL_GPCM | /* MSEL = GPCM */\
63 CSPR_V) /* valid */
64#define SYS_BFTIC_AMASK IFC_AMASK(64 * 1024) /* 64kB */
65#define SYS_BFTIC_CSOR CSOR_GPCM_TRHZ_40
66/* BFTIC Timing parameters for IFC CS6 */
67#define SYS_BFTIC_FTIM0 (FTIM0_GPCM_TACSE(0x6) | \
68 FTIM0_GPCM_TEADC(0x8) | \
69 FTIM0_GPCM_TEAHC(0x2))
70#define SYS_BFTIC_FTIM1 (FTIM1_GPCM_TACO(0x2) | \
71 FTIM1_GPCM_TRAD(0x12))
72#define SYS_BFTIC_FTIM2 (FTIM2_GPCM_TCS(0x3) | \
73 FTIM2_GPCM_TCH(0x1) | \
74 FTIM2_GPCM_TWP(0x12))
75#define SYS_BFTIC_FTIM3 0x04000000
76#define CONFIG_SYS_CSPR6_EXT SYS_BFTIC_CSPR_EXT
77#define CONFIG_SYS_CSPR6 SYS_BFTIC_CSPR
78#define CONFIG_SYS_AMASK6 SYS_BFTIC_AMASK
79#define CONFIG_SYS_CSOR6 SYS_BFTIC_CSOR
80#define CONFIG_SYS_CS6_FTIM0 SYS_BFTIC_FTIM0
81#define CONFIG_SYS_CS6_FTIM1 SYS_BFTIC_FTIM1
82#define CONFIG_SYS_CS6_FTIM2 SYS_BFTIC_FTIM2
83#define CONFIG_SYS_CS6_FTIM3 SYS_BFTIC_FTIM3
84
85/* Application IFC CS7 PAXE */
86#define CONFIG_SYS_PAXE_BASE 0xd8000000
87#define SYS_PAXE_BASE_PHYS (0xf00000000ull | CONFIG_SYS_PAXE_BASE)
88#define SYS_PAXE_CSPR_EXT (0x0f)
89#define SYS_PAXE_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_PAXE_BASE) | \
90 CSPR_PORT_SIZE_8 | /* Port size = 8 bit */\
91 CSPR_MSEL_GPCM | /* MSEL = GPCM */\
92 CSPR_V) /* valid */
93#define SYS_PAXE_AMASK IFC_AMASK(64 * 1024) /* 64kB */
94#define SYS_PAXE_CSOR CSOR_GPCM_TRHZ_40
95/* PAXE Timing parameters for IFC CS7 */
96#define SYS_PAXE_FTIM0 (FTIM0_GPCM_TACSE(0x6) | \
97 FTIM0_GPCM_TEADC(0x8) | \
98 FTIM0_GPCM_TEAHC(0x2))
99#define SYS_PAXE_FTIM1 (FTIM1_GPCM_TACO(0x2) | \
100 FTIM1_GPCM_TRAD(0x12))
101#define SYS_PAXE_FTIM2 (FTIM2_GPCM_TCS(0x3) | \
102 FTIM2_GPCM_TCH(0x1) | \
103 FTIM2_GPCM_TWP(0x12))
104#define SYS_PAXE_FTIM3 0x04000000
105#define CONFIG_SYS_CSPR7_EXT SYS_PAXE_CSPR_EXT
106#define CONFIG_SYS_CSPR7 SYS_PAXE_CSPR
107#define CONFIG_SYS_AMASK7 SYS_PAXE_AMASK
108#define CONFIG_SYS_CSOR7 SYS_PAXE_CSOR
109#define CONFIG_SYS_CS7_FTIM0 SYS_PAXE_FTIM0
110#define CONFIG_SYS_CS7_FTIM1 SYS_PAXE_FTIM1
111#define CONFIG_SYS_CS7_FTIM2 SYS_PAXE_FTIM2
112#define CONFIG_SYS_CS7_FTIM3 SYS_PAXE_FTIM3
113
114/* PRST */
115#define KM_BFTIC4_RST 0
116#define KM_DPAXE_RST 1
117#define KM_FEMT_RST 3
118#define KM_FOAM_RST 4
119#define KM_EFE_RST 5
120#define KM_ES_PHY_RST 6
121#define KM_XES_PHY_RST 7
122#define KM_ZL30158_RST 8
123#define KM_ZL30364_RST 9
124#define KM_BOBCAT_RST 10
125#define KM_ETHSW_DDR_RST 12
126#define KM_CFE_RST 13
127#define KM_PEXSW_RST 14
128#define KM_PEXSW_NT_RST 15
129
130/* QRIO GPIOs used for deblocking */
131#define KM_I2C_DEBLOCK_PORT QRIO_GPIO_A
132#define KM_I2C_DEBLOCK_SCL 20
133#define KM_I2C_DEBLOCK_SDA 21
134
135/* High Level Configuration Options */
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100136#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
137
138#define CONFIG_RESET_VECTOR_ADDRESS 0xebfffffc
139
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100140#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100141
142/* Environment in parallel NOR-Flash */
143#define CONFIG_ENV_TOTAL_SIZE 0x040000
144#define ENV_DEL_ADDR 0xebf00000 /*direct for newenv*/
145
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100146/*
147 * These can be toggled for performance analysis, otherwise use default.
148 */
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100149#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100150
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100151/* POST memory regions test */
152#define CONFIG_POST CONFIG_SYS_POST_MEM_REGIONS
153
154/*
155 * Config the L3 Cache as L3 SRAM
156 */
157#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
158#define CONFIG_SYS_L3_SIZE 256 << 10
159
160#define CONFIG_SYS_DCSRBAR 0xf0000000
161#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
162
163/*
164 * DDR Setup
165 */
166#define CONFIG_VERY_BIG_RAM
167#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
168#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100169
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100170#define SPD_EEPROM_ADDRESS 0x54
171#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
172
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100173/******************************************************************************
174 * (PRAM usage)
175 * ... -------------------------------------------------------
176 * ... |ROOTFSSIZE | PNVRAM |PHRAM |RESERVED_PRAM | END_OF_RAM
177 * ... |<------------------- pram -------------------------->|
178 * ... -------------------------------------------------------
179 * @END_OF_RAM:
180 * @CONFIG_KM_RESERVED_PRAM: reserved pram for special purpose
181 * @CONFIG_KM_PHRAM: address for /var
182 * @CONFIG_KM_PNVRAM: address for PNVRAM (for the application)
183 * @CONFIG_KM_ROOTFSSIZE: address for rootfilesystem in RAM
184 */
185
186/* size of rootfs in RAM */
187#define CONFIG_KM_ROOTFSSIZE 0x0
188/* set the default PRAM value to at least PNVRAM + PHRAM when pram env variable
189 * is not valid yet, which is the case for when u-boot copies itself to RAM
190 */
191#define CONFIG_PRAM ((CONFIG_KM_PNVRAM + CONFIG_KM_PHRAM) >> 10)
192
193/*
194 * IFC Definitions
195 */
196/* NOR flash on IFC CS0 */
197#define CONFIG_SYS_FLASH_BASE 0xe8000000
198#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | \
199 CONFIG_SYS_FLASH_BASE)
200
201#define CONFIG_SYS_NOR_CSPR_EXT (0x0f)
202#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
203 CSPR_PORT_SIZE_16 | /* Port size = 16 bit */\
204 0x00000010 | /* drive TE high */\
205 CSPR_MSEL_NOR | /* MSEL = NOR */\
206 CSPR_V) /* valid */
207#define CONFIG_SYS_NOR_AMASK IFC_AMASK(64 * 1024 * 1024) /* 64MB */
208#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_AVD_TGL_PGM_EN | /* AVD toggle */\
209 CSOR_NOR_TRHZ_20 | \
210 CSOR_NOR_BCTLD)
211
212/* NOR Flash Timing Params */
213#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
214 FTIM0_NOR_TEADC(0x7) | \
215 FTIM0_NOR_TEAHC(0x1))
216#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1) | \
217 FTIM1_NOR_TRAD_NOR(0x21) | \
218 FTIM1_NOR_TSEQRAD_NOR(0x21))
219#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCH(0x1) | \
220 FTIM2_NOR_TCS(0x1) | \
221 FTIM2_NOR_TWP(0xb) | \
222 FTIM2_NOR_TWPH(0x6))
223#define CONFIG_SYS_NOR_FTIM3 0x0
224
225#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
226#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
227#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
228#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
229#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
230#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
231#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
232#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
233
234/* More NOR Flash params */
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100235
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100236#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
237
238/* NAND Flash on IFC CS1*/
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100239#define CONFIG_SYS_NAND_BASE 0xfa000000
240#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
241
242#define CONFIG_SYS_NAND_CSPR_EXT (0x0f)
243#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE) | \
244 CSPR_PORT_SIZE_8 | /* Port Size = 8 bit */\
245 0x00000010 | /* drive TE high */\
246 CSPR_MSEL_NAND | /* MSEL = NAND */\
247 CSPR_V) /* valid */
248#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024) /* 64kB */
249
250#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN | /* ECC encoder on */ \
251 CSOR_NAND_ECC_DEC_EN | /* ECC decoder on */ \
252 CSOR_NAND_ECC_MODE_4 | /* 4-bit ECC */ \
253 CSOR_NAND_RAL_3 | /* RAL = 3Bytes */ \
254 CSOR_NAND_PGS_2K | /* Page size = 2K */ \
255 CSOR_NAND_SPRZ_128 | /* Spare size = 128 */ \
256 CSOR_NAND_PB(64) | /* 64 Pages/Block */ \
257 CSOR_NAND_TRHZ_40 | /**/ \
258 CSOR_NAND_BCTLD) /**/
259
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100260/* ONFI NAND Flash mode0 Timing Params */
261#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x3) | \
262 FTIM0_NAND_TWP(0x8) | \
263 FTIM0_NAND_TWCHT(0x3) | \
264 FTIM0_NAND_TWH(0x5))
265#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1e) | \
266 FTIM1_NAND_TWBE(0x1e) | \
267 FTIM1_NAND_TRR(0x6) | \
268 FTIM1_NAND_TRP(0x8))
269#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x9) | \
270 FTIM2_NAND_TREH(0x5) | \
271 FTIM2_NAND_TWHRE(0x3c))
272#define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x1e))
273
274#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
275#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
276#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
277#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
278#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
279#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
280#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
281#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
282
283/* More NAND Flash Params */
284#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
285#define CONFIG_SYS_MAX_NAND_DEVICE 1
286
287/* QRIO on IFC CS2 */
288#define CONFIG_SYS_QRIO_BASE 0xfb000000
289#define CONFIG_SYS_QRIO_BASE_PHYS (0xf00000000ull | CONFIG_SYS_QRIO_BASE)
290#define SYS_QRIO_CSPR_EXT (0x0f)
291#define SYS_QRIO_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_QRIO_BASE) | \
292 CSPR_PORT_SIZE_8 | /* Port size = 8 bit */\
293 0x00000010 | /* drive TE high */\
294 CSPR_MSEL_GPCM | /* MSEL = GPCM */\
295 CSPR_V) /* valid */
296#define SYS_QRIO_AMASK IFC_AMASK(64 * 1024) /* 64kB */
297#define SYS_QRIO_CSOR (CSOR_GPCM_TRHZ_20 |\
298 CSOR_GPCM_BCTLD)
299/* QRIO Timing parameters for IFC CS2 */
300#define SYS_QRIO_FTIM0 (FTIM0_GPCM_TACSE(0x2) | \
301 FTIM0_GPCM_TEADC(0x8) | \
302 FTIM0_GPCM_TEAHC(0x2))
303#define SYS_QRIO_FTIM1 (FTIM1_GPCM_TACO(0x2) | \
304 FTIM1_GPCM_TRAD(0x6))
305#define SYS_QRIO_FTIM2 (FTIM2_GPCM_TCS(0x1) | \
306 FTIM2_GPCM_TCH(0x1) | \
307 FTIM2_GPCM_TWP(0x7))
308#define SYS_QRIO_FTIM3 0x04000000
309#define CONFIG_SYS_CSPR2_EXT SYS_QRIO_CSPR_EXT
310#define CONFIG_SYS_CSPR2 SYS_QRIO_CSPR
311#define CONFIG_SYS_AMASK2 SYS_QRIO_AMASK
312#define CONFIG_SYS_CSOR2 SYS_QRIO_CSOR
313#define CONFIG_SYS_CS2_FTIM0 SYS_QRIO_FTIM0
314#define CONFIG_SYS_CS2_FTIM1 SYS_QRIO_FTIM1
315#define CONFIG_SYS_CS2_FTIM2 SYS_QRIO_FTIM2
316#define CONFIG_SYS_CS2_FTIM3 SYS_QRIO_FTIM3
317
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100318#define CONFIG_HWCONFIG
319
320/* define to use L1 as initial stack */
321#define CONFIG_SYS_INIT_RAM_LOCK
322#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
323#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
324#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
325/* The assembler doesn't like typecast */
326#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
327 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
328 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
329#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
330
Tom Rini4c97c8c2022-05-24 14:14:02 -0400331#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100332
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100333#define CONFIG_SYS_MONITOR_LEN 0xc0000 /* 768k */
334
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100335/*
336 * Serial Port - controlled on board with jumper J8
337 * open - index 2
338 * shorted - index 1
339 * Retain non-DM serial port for debug purposes.
340 */
341#if !defined(CONFIG_DM_SERIAL)
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100342#define CONFIG_SYS_NS16550_SERIAL
343#define CONFIG_SYS_NS16550_REG_SIZE 1
344#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
345#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x11C500)
346#endif
347
348#ifndef __ASSEMBLY__
349void set_sda(int state);
350void set_scl(int state);
351int get_sda(void);
352int get_scl(void);
353#endif
354
355/*
356 * General PCI
357 * Memory space is mapped 1-1, but I/O space must start from 0.
358 */
359/* controller 1 */
360#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
361#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
362#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
363#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
364
365#define CONFIG_SYS_BMAN_NUM_PORTALS 10
366#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
367#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
368#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
369#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
370#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
371#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
372 CONFIG_SYS_BMAN_CENA_SIZE)
373#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
374#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
375#define CONFIG_SYS_QMAN_NUM_PORTALS 10
376#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
377#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
378#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
379#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
380#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
381#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
382 CONFIG_SYS_QMAN_CENA_SIZE)
383#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
384#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
385
386#define CONFIG_SYS_DPAA_FMAN
387#define CONFIG_SYS_DPAA_PME
388
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100389#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
390
391/* Qman / Bman */
392/* RGMII (FM1@DTESC5) is local managemant interface */
393#define CONFIG_SYS_RGMII2_PHY_ADDR 0x11
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100394
395/*
396 * Hardware Watchdog
397 */
398#define CONFIG_WATCHDOG_PRESC 34 /* wdog prescaler 2^(64-34) ~10min */
399#define CONFIG_WATCHDOG_RC WRC_CHIP /* reset chip on watchdog event */
400
401/*
402 * For booting Linux, the board info and command line data
403 * have to be in the first 64 MB of memory, since this is
404 * the maximum mapped by the Linux kernel during initialization.
405 */
406#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Niel Fourie37bfd9c2021-01-21 13:19:20 +0100407
408/*
409 * Environment Configuration
410 */
411#ifndef CONFIG_KM_DEF_ENV /* if not set by keymile-common.h */
412#define CONFIG_KM_DEF_ENV
413#endif
414
415#define __USB_PHY_TYPE utmi
416
417#define CONFIG_KM_DEF_ENV_CPU \
418 "boot=bootm ${load_addr_r} - ${fdt_addr_r}\0" \
419 "cramfsloadfdt=" \
420 "cramfsload ${fdt_addr_r} " \
421 "fdt_0x${IVM_BoardId}_0x${IVM_HWKey}.dtb\0" \
422 "u-boot=" CONFIG_HOSTNAME "/u-boot.bin\0" \
423 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
424 " +${filesize} && " \
425 "erase " __stringify(CONFIG_SYS_MONITOR_BASE) \
426 " +${filesize} && " \
427 "cp.b ${load_addr_r} " \
428 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize} && " \
429 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE) \
430 " +${filesize}\0" \
431 "update-nor=protect off " __stringify(CONFIG_SYS_FLASH_BASE) \
432 " +${filesize} && " \
433 "erase " __stringify(CONFIG_SYS_FLASH_BASE) \
434 " +${filesize} && " \
435 "cp.b ${load_addr_r} " \
436 __stringify(CONFIG_SYS_FLASH_BASE) " ${filesize} && " \
437 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE) \
438 " +" __stringify(CONFIG_SYS_MONITOR_LEN) "\0" \
439 "set_fdthigh=true\0" \
440 "checkfdt=true\0" \
441 "fpgacfg=true\0" \
442 ""
443
444#define CONFIG_HW_ENV_SETTINGS \
445 "hwconfig=fsl_ddr:ctlr_intlv=cacheline\0" \
446 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
447 "usb_dr_mode=host\0"
448
449#define CONFIG_KM_NEW_ENV \
450 "newenv=protect off " __stringify(ENV_DEL_ADDR) \
451 " +" __stringify(CONFIG_ENV_TOTAL_SIZE) " && " \
452 "erase " __stringify(ENV_DEL_ADDR) \
453 " +" __stringify(CONFIG_ENV_TOTAL_SIZE) " && " \
454 "protect on " __stringify(ENV_DEL_ADDR) \
455 " +" __stringify(CONFIG_ENV_TOTAL_SIZE) "\0"
456
457/* ppc_82xx is the equivalent to ppc_6xx, the generic ppc toolchain */
458#ifndef CONFIG_KM_DEF_ARCH
459#define CONFIG_KM_DEF_ARCH "arch=ppc_82xx\0"
460#endif
461
462#define CONFIG_EXTRA_ENV_SETTINGS \
463 CONFIG_KM_DEF_ENV \
464 CONFIG_KM_DEF_ARCH \
465 CONFIG_KM_NEW_ENV \
466 CONFIG_HW_ENV_SETTINGS \
467 "EEprom_ivm=pca9547:70:9\0" \
468 ""
469
470#endif /* __KMCENT2_H */