blob: 51a5f6dce7a1292a9ace06cc52c4a19e36089024 [file] [log] [blame]
Bartlomiej Siekafa1df302007-07-11 20:11:07 +02001/*
2 * (C) Copyright 2003-2007
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Bartlomiej Siekafa1df302007-07-11 20:11:07 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
Masahiro Yamadab2a6dfe2014-01-16 11:03:07 +090014#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +020015#define CONFIG_CM5200 1 /* ... on CM5200 platform */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020016
Wolfgang Denk2ae18242010-10-06 09:05:45 +020017#define CONFIG_SYS_TEXT_BASE 0xfc000000
18
Becky Bruce31d82672008-05-08 19:02:12 -050019#define CONFIG_HIGH_BATS 1 /* High BATs supported */
20
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020021/*
22 * Supported commands
23 */
Wolfgang Denkafaac862007-08-12 14:27:39 +020024#define CONFIG_CMD_BSP
25#define CONFIG_CMD_DATE
Wolfgang Denkafaac862007-08-12 14:27:39 +020026#define CONFIG_CMD_DIAG
Wolfgang Denkafaac862007-08-12 14:27:39 +020027#define CONFIG_CMD_JFFS2
Wolfgang Denkafaac862007-08-12 14:27:39 +020028#define CONFIG_CMD_REGINFO
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020029
30/*
31 * Serial console configuration
32 */
33#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020034#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020035
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020036/*
37 * Ethernet configuration
38 */
39#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -080040#define CONFIG_MPC5xxx_FEC_MII100
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020041#define CONFIG_PHY_ADDR 0x00
42#define CONFIG_ENV_OVERWRITE 1 /* allow overwriting of ethaddr */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043/* use misc_init_r() to read ethaddr from I2C EEPROM (see CONFIG_SYS_I2C_EEPROM) */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020044#define CONFIG_MISC_INIT_R 1
45#define CONFIG_MAC_OFFSET 0x35 /* MAC address offset in I2C EEPROM */
46
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020047/*
48 * POST support
49 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | CONFIG_SYS_POST_CPU | CONFIG_SYS_POST_I2C)
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020051#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
52/* List of I2C addresses to be verified by POST */
Peter Tyser60aaaa02010-10-22 00:20:30 -050053#define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_SLAVE, \
54 CONFIG_SYS_I2C_IO, \
55 CONFIG_SYS_I2C_EEPROM}
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020056
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020057/* display image timestamps */
58#define CONFIG_TIMESTAMP 1
59
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020060/*
61 * Autobooting
62 */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020063#define CONFIG_PREBOOT "echo;" \
64 "echo Type \"run net_nfs_fdt\" to mount root filesystem over NFS;" \
65 "echo"
66#undef CONFIG_BOOTARGS
67
68/*
69 * Default environment settings
70 */
71#define CONFIG_EXTRA_ENV_SETTINGS \
72 "netdev=eth0\0" \
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020073 "netmask=255.255.0.0\0" \
74 "ipaddr=192.168.160.33\0" \
75 "serverip=192.168.1.1\0" \
76 "gatewayip=192.168.1.1\0" \
77 "console=ttyPSC0\0" \
78 "u-boot_addr=100000\0" \
79 "kernel_addr=200000\0" \
80 "kernel_addr_flash=fc0c0000\0" \
81 "fdt_addr=400000\0" \
82 "fdt_addr_flash=fc0a0000\0" \
83 "ramdisk_addr=500000\0" \
84 "rootpath=/opt/eldk-4.1/ppc_6xx\0" \
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +020085 "u-boot=/tftpboot/cm5200/u-boot.bin\0" \
86 "bootfile_fdt=/tftpboot/cm5200/uImage\0" \
87 "fdt_file=/tftpboot/cm5200/cm5200.dtb\0" \
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020088 "load=tftp ${u-boot_addr} ${u-boot}\0" \
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +020089 "update=prot off fc000000 +${filesize}; " \
90 "era fc000000 +${filesize}; " \
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020091 "cp.b ${u-boot_addr} fc000000 ${filesize}; " \
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +020092 "prot on fc000000 +${filesize}\0" \
Bartlomiej Siekafa1df302007-07-11 20:11:07 +020093 "nfsargs=setenv bootargs root=/dev/nfs rw " \
94 "nfsroot=${serverip}:${rootpath}\0" \
95 "flashargs=setenv bootargs root=/dev/mtdblock5 rw\0" \
96 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
97 "addinit=setenv bootargs ${bootargs} init=/linuxrc\0" \
98 "addcons=setenv bootargs ${bootargs} " \
99 "console=${console},${baudrate}\0" \
100 "addip=setenv bootargs ${bootargs} " \
101 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
102 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
103 "flash_flash=run flashargs addinit addip addcons;" \
104 "bootm ${kernel_addr_flash} - ${fdt_addr_flash}\0" \
105 "net_nfs_fdt=tftp ${kernel_addr} ${bootfile_fdt}; " \
106 "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip " \
107 "addcons; bootm ${kernel_addr} - ${fdt_addr}\0" \
108 ""
109#define CONFIG_BOOTCOMMAND "run flash_flash"
110
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200111/*
112 * Low level configuration
113 */
114
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200115/*
116 * Clock configuration
117 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* SYS_XTAL_IN = 33MHz */
119#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK 1 /* IPB = 133MHz */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200120
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200121/*
122 * Memory map
123 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_MBAR 0xF0000000
125#define CONFIG_SYS_SDRAM_BASE 0x00000000
126#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_LOWBOOT 1
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200129
130/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200132#ifdef CONFIG_POST
133/* preserve space for the post_word at end of on-chip SRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200134#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200135#else
Wolfgang Denk553f0982010-10-26 13:32:32 +0200136#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200137#endif
138
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200139#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200140#define CONFIG_BOARD_TYPES 1 /* we use board_type */
141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200143
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200144#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* 384 kB for Monitor */
146#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* 256 kB for malloc() */
147#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* initial mem map for Linux */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200148
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200149/*
150 * Flash configuration
151 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200153#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_FLASH_BASE 0xfc000000
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200155/* we need these despite using CFI */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
157#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sectors on one chip */
158#define CONFIG_SYS_FLASH_SIZE 0x02000000 /* 32 MiB */
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200159
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
161#define CONFIG_SYS_RAMBOOT 1
162#undef CONFIG_SYS_LOWBOOT
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200163#endif
164
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200165/*
166 * Chip selects configuration
167 */
168/* Boot Chipselect */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
170#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
171#define CONFIG_SYS_BOOTCS_CFG 0x00087D31 /* for pci_clk = 33 MHz */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200172/* use board_early_init_r to enable flash write in CS_BOOT */
173#define CONFIG_BOARD_EARLY_INIT_R
174
175/* Flash memory addressing */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
177#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200178
179/* No burst, dead cycle = 1 for CS0 (Flash) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_CS_BURST 0x00000000
181#define CONFIG_SYS_CS_DEADCYCLE 0x00000001
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200182
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200183/*
184 * SDRAM configuration
185 * settings for k4s561632E-xx75, assuming XLB = 132 MHz
186 */
187#define SDRAM_MODE 0x00CD0000 /* CASL 3, burst length 8 */
188#define SDRAM_CONTROL 0x514F0000
189#define SDRAM_CONFIG1 0xE2333900
190#define SDRAM_CONFIG2 0x8EE70000
191
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200192/*
193 * MTD configuration
194 */
Stefan Roese68d7d652009-03-19 13:30:36 +0100195#define CONFIG_CMD_MTDPARTS 1
Stefan Roese942556a2009-05-12 14:32:58 +0200196#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
197#define CONFIG_FLASH_CFI_MTD
Bartlomiej Sieka86b116b2007-08-03 12:08:16 +0200198#define MTDIDS_DEFAULT "nor0=cm5200-0"
199#define MTDPARTS_DEFAULT "mtdparts=cm5200-0:" \
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200200 "384k(uboot),128k(env)," \
201 "128k(redund_env),128k(dtb)," \
202 "2m(kernel),27904k(rootfs)," \
203 "-(config)"
204
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200205/*
206 * I2C configuration
207 */
208#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 */
210#define CONFIG_SYS_I2C_SPEED 40000 /* 40 kHz */
211#define CONFIG_SYS_I2C_SLAVE 0x0
212#define CONFIG_SYS_I2C_IO 0x38 /* PCA9554AD I2C I/O port address */
213#define CONFIG_SYS_I2C_EEPROM 0x53 /* I2C EEPROM device address */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200214
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200215/*
216 * RTC configuration
217 */
218#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
219
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200220/*
221 * USB configuration
222 */
223#define CONFIG_USB_OHCI 1
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200224#define CONFIG_USB_CLOCK 0x0001BBBB
225#define CONFIG_USB_CONFIG 0x00001000
226/* Partitions (for USB) */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200227
228/*
229 * Invoke our last_stage_init function - needed by fwupdate
230 */
231#define CONFIG_LAST_STAGE_INIT 1
232
233/*
234 * Environment settings
235 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200236#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200237#define CONFIG_ENV_SIZE 0x10000
238#define CONFIG_ENV_SECT_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200240/* Configuration of redundant environment */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200241#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
242#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200243
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200244/*
245 * Pin multiplexing configuration
246 */
247
248/*
249 * CS1/GPIO_WKUP_6: GPIO (default)
250 * ALTs: CAN1 on I2C1, CAN2 on TIMER0/1
251 * IRDA/PSC6: UART
252 * Ether: Ethernet 100Mbit with MD
253 * PCI_DIS: PCI controller disabled
254 * USB: USB
255 * PSC3: SPI with UART3
256 * PSC2: UART
257 * PSC1: UART
258 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_GPS_PORT_CONFIG 0x10559C44
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200260
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200261/*
262 * Miscellaneous configurable options
263 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
266#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
267#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
268#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200269
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_ALT_MEMTEST 1
271#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
272#define CONFIG_SYS_MEMTEST_END 0x03f00000 /* 1 .. 63 MiB in SDRAM */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200273
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200275
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200276/*
277 * Various low-level settings
278 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
280#define CONFIG_SYS_HID0_FINAL HID0_ICE
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200281
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_XLB_PIPELINING 1 /* enable transaction pipeling */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200283
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200284/*
285 * Cache Configuration
286 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Wolfgang Denkafaac862007-08-12 14:27:39 +0200288#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200290#endif
291
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200292/*
293 * Flat Device Tree support
294 */
Bartlomiej Siekafa1df302007-07-11 20:11:07 +0200295#define OF_CPU "PowerPC,5200@0"
296#define OF_SOC "soc5200@f0000000"
297#define OF_TBCLK (bd->bi_busfreq / 4)
298#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
299
300#endif /* __CONFIG_H */