blob: 13bebe8ac1f6b0de80cabb1718af0b0bb1da4d18 [file] [log] [blame]
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +02001/*
2 * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
17 * MA 02111-1307 USA
18 *
19 */
20
21#include <common.h>
Haavard Skinnemoend255bb02008-05-16 11:10:31 +020022#include <malloc.h>
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +020023#include <spi.h>
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +010024#include <asm/errno.h>
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +020025#include <asm/io.h>
Stefano Babicd8e0ca82011-08-21 10:45:44 +020026#include <asm/gpio.h>
Stefano Babic86271112011-03-14 15:43:56 +010027#include <asm/arch/imx-regs.h>
28#include <asm/arch/clock.h>
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +020029
30#ifdef CONFIG_MX27
31/* i.MX27 has a completely wrong register layout and register definitions in the
32 * datasheet, the correct one is in the Freescale's Linux driver */
33
Helmut Raiger61a58a12011-06-15 01:45:45 +000034#error "i.MX27 CSPI not supported due to drastic differences in register definitions" \
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +020035"See linux mxc_spi driver from Freescale for details."
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +020036#endif
37
Eric Nelson08c61a52012-01-31 07:52:03 +000038static unsigned long spi_bases[] = {
39 MXC_SPI_BASE_ADDRESSES
40};
41
Stefano Babicc4ea1422010-07-06 17:05:06 +020042#define OUT MXC_GPIO_DIRECTION_OUT
43
Stefano Babicac87c172011-01-19 22:46:33 +000044#define reg_read readl
45#define reg_write(a, v) writel(v, a)
46
Haavard Skinnemoend255bb02008-05-16 11:10:31 +020047struct mxc_spi_slave {
48 struct spi_slave slave;
49 unsigned long base;
50 u32 ctrl_reg;
Eric Nelson08c61a52012-01-31 07:52:03 +000051#if defined(MXC_ECSPI)
Stefano Babicd205ddc2010-04-04 22:43:38 +020052 u32 cfg_reg;
53#endif
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +010054 int gpio;
Stefano Babicc4ea1422010-07-06 17:05:06 +020055 int ss_pol;
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +020056};
Haavard Skinnemoend255bb02008-05-16 11:10:31 +020057
58static inline struct mxc_spi_slave *to_mxc_spi_slave(struct spi_slave *slave)
59{
60 return container_of(slave, struct mxc_spi_slave, slave);
61}
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +020062
Stefano Babicd205ddc2010-04-04 22:43:38 +020063void spi_cs_activate(struct spi_slave *slave)
64{
65 struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
66 if (mxcs->gpio > 0)
Stefano Babicd8e0ca82011-08-21 10:45:44 +020067 gpio_set_value(mxcs->gpio, mxcs->ss_pol);
Stefano Babicd205ddc2010-04-04 22:43:38 +020068}
69
70void spi_cs_deactivate(struct spi_slave *slave)
71{
72 struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
73 if (mxcs->gpio > 0)
Stefano Babicd8e0ca82011-08-21 10:45:44 +020074 gpio_set_value(mxcs->gpio,
Stefano Babicc4ea1422010-07-06 17:05:06 +020075 !(mxcs->ss_pol));
Stefano Babicd205ddc2010-04-04 22:43:38 +020076}
77
Anatolij Gustschinafaa9f62011-01-19 22:46:32 +000078u32 get_cspi_div(u32 div)
79{
80 int i;
81
82 for (i = 0; i < 8; i++) {
83 if (div <= (4 << i))
84 return i;
85 }
86 return i;
87}
88
Eric Nelson08c61a52012-01-31 07:52:03 +000089#ifdef MXC_CSPI
Stefano Babicc9d59c72011-01-19 22:46:30 +000090static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs,
91 unsigned int max_hz, unsigned int mode)
92{
93 unsigned int ctrl_reg;
Anatolij Gustschinafaa9f62011-01-19 22:46:32 +000094 u32 clk_src;
95 u32 div;
96
97 clk_src = mxc_get_clock(MXC_CSPI_CLK);
98
Benoît Thébaudeaucd200402012-08-10 08:51:50 +000099 div = DIV_ROUND_UP(clk_src, max_hz);
Anatolij Gustschinafaa9f62011-01-19 22:46:32 +0000100 div = get_cspi_div(div);
101
102 debug("clk %d Hz, div %d, real clk %d Hz\n",
103 max_hz, div, clk_src / (4 << div));
Stefano Babicc9d59c72011-01-19 22:46:30 +0000104
105 ctrl_reg = MXC_CSPICTRL_CHIPSELECT(cs) |
106 MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS) |
Anatolij Gustschinafaa9f62011-01-19 22:46:32 +0000107 MXC_CSPICTRL_DATARATE(div) |
Stefano Babicc9d59c72011-01-19 22:46:30 +0000108 MXC_CSPICTRL_EN |
109#ifdef CONFIG_MX35
110 MXC_CSPICTRL_SSCTL |
111#endif
112 MXC_CSPICTRL_MODE;
113
114 if (mode & SPI_CPHA)
115 ctrl_reg |= MXC_CSPICTRL_PHA;
116 if (mode & SPI_CPOL)
117 ctrl_reg |= MXC_CSPICTRL_POL;
118 if (mode & SPI_CS_HIGH)
119 ctrl_reg |= MXC_CSPICTRL_SSPOL;
120 mxcs->ctrl_reg = ctrl_reg;
121
122 return 0;
123}
124#endif
125
Eric Nelson08c61a52012-01-31 07:52:03 +0000126#ifdef MXC_ECSPI
Stefano Babicc9d59c72011-01-19 22:46:30 +0000127static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs,
Stefano Babicd205ddc2010-04-04 22:43:38 +0200128 unsigned int max_hz, unsigned int mode)
129{
130 u32 clk_src = mxc_get_clock(MXC_CSPI_CLK);
131 s32 pre_div = 0, post_div = 0, i, reg_ctrl, reg_config;
132 u32 ss_pol = 0, sclkpol = 0, sclkpha = 0;
Stefano Babicac87c172011-01-19 22:46:33 +0000133 struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
Stefano Babicd205ddc2010-04-04 22:43:38 +0200134
135 if (max_hz == 0) {
136 printf("Error: desired clock is 0\n");
137 return -1;
138 }
139
Stefano Babicac87c172011-01-19 22:46:33 +0000140 reg_ctrl = reg_read(&regs->ctrl);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200141
142 /* Reset spi */
Stefano Babicac87c172011-01-19 22:46:33 +0000143 reg_write(&regs->ctrl, 0);
144 reg_write(&regs->ctrl, (reg_ctrl | 0x1));
Stefano Babicd205ddc2010-04-04 22:43:38 +0200145
146 /*
147 * The following computation is taken directly from Freescale's code.
148 */
149 if (clk_src > max_hz) {
Benoît Thébaudeaucd200402012-08-10 08:51:50 +0000150 pre_div = DIV_ROUND_UP(clk_src, max_hz);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200151 if (pre_div > 16) {
152 post_div = pre_div / 16;
153 pre_div = 15;
154 }
155 if (post_div != 0) {
156 for (i = 0; i < 16; i++) {
157 if ((1 << i) >= post_div)
158 break;
159 }
160 if (i == 16) {
161 printf("Error: no divider for the freq: %d\n",
162 max_hz);
163 return -1;
164 }
165 post_div = i;
166 }
167 }
168
169 debug("pre_div = %d, post_div=%d\n", pre_div, post_div);
170 reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_SELCHAN(3)) |
171 MXC_CSPICTRL_SELCHAN(cs);
172 reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_PREDIV(0x0F)) |
173 MXC_CSPICTRL_PREDIV(pre_div);
174 reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_POSTDIV(0x0F)) |
175 MXC_CSPICTRL_POSTDIV(post_div);
176
177 /* always set to master mode */
178 reg_ctrl |= 1 << (cs + 4);
179
180 /* We need to disable SPI before changing registers */
181 reg_ctrl &= ~MXC_CSPICTRL_EN;
182
183 if (mode & SPI_CS_HIGH)
184 ss_pol = 1;
185
Stefano Babic9f481e92010-08-23 20:41:19 +0200186 if (mode & SPI_CPOL)
Stefano Babicd205ddc2010-04-04 22:43:38 +0200187 sclkpol = 1;
188
189 if (mode & SPI_CPHA)
190 sclkpha = 1;
191
Stefano Babicac87c172011-01-19 22:46:33 +0000192 reg_config = reg_read(&regs->cfg);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200193
194 /*
195 * Configuration register setup
Stefano Babicc9d59c72011-01-19 22:46:30 +0000196 * The MX51 supports different setup for each SS
Stefano Babicd205ddc2010-04-04 22:43:38 +0200197 */
198 reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_SSPOL))) |
199 (ss_pol << (cs + MXC_CSPICON_SSPOL));
200 reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_POL))) |
201 (sclkpol << (cs + MXC_CSPICON_POL));
202 reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_PHA))) |
203 (sclkpha << (cs + MXC_CSPICON_PHA));
204
205 debug("reg_ctrl = 0x%x\n", reg_ctrl);
Stefano Babicac87c172011-01-19 22:46:33 +0000206 reg_write(&regs->ctrl, reg_ctrl);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200207 debug("reg_config = 0x%x\n", reg_config);
Stefano Babicac87c172011-01-19 22:46:33 +0000208 reg_write(&regs->cfg, reg_config);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200209
210 /* save config register and control register */
211 mxcs->ctrl_reg = reg_ctrl;
212 mxcs->cfg_reg = reg_config;
213
214 /* clear interrupt reg */
Stefano Babicac87c172011-01-19 22:46:33 +0000215 reg_write(&regs->intr, 0);
216 reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200217
218 return 0;
219}
220#endif
221
Stefano Babic2f721d12010-08-20 12:05:03 +0200222int spi_xchg_single(struct spi_slave *slave, unsigned int bitlen,
223 const u8 *dout, u8 *din, unsigned long flags)
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200224{
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200225 struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
Stefano Babic2f721d12010-08-20 12:05:03 +0200226 int nbytes = (bitlen + 7) / 8;
227 u32 data, cnt, i;
Stefano Babicac87c172011-01-19 22:46:33 +0000228 struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200229
Stefano Babic2f721d12010-08-20 12:05:03 +0200230 debug("%s: bitlen %d dout 0x%x din 0x%x\n",
231 __func__, bitlen, (u32)dout, (u32)din);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200232
233 mxcs->ctrl_reg = (mxcs->ctrl_reg &
234 ~MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS)) |
Guennadi Liakhovetskif9b6a152009-02-07 00:09:12 +0100235 MXC_CSPICTRL_BITCOUNT(bitlen - 1);
236
Stefano Babicac87c172011-01-19 22:46:33 +0000237 reg_write(&regs->ctrl, mxcs->ctrl_reg | MXC_CSPICTRL_EN);
Eric Nelson08c61a52012-01-31 07:52:03 +0000238#ifdef MXC_ECSPI
Stefano Babicac87c172011-01-19 22:46:33 +0000239 reg_write(&regs->cfg, mxcs->cfg_reg);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200240#endif
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200241
Stefano Babicd205ddc2010-04-04 22:43:38 +0200242 /* Clear interrupt register */
Stefano Babicac87c172011-01-19 22:46:33 +0000243 reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100244
Stefano Babic2f721d12010-08-20 12:05:03 +0200245 /*
246 * The SPI controller works only with words,
247 * check if less than a word is sent.
248 * Access to the FIFO is only 32 bit
249 */
250 if (bitlen % 32) {
251 data = 0;
252 cnt = (bitlen % 32) / 8;
253 if (dout) {
254 for (i = 0; i < cnt; i++) {
255 data = (data << 8) | (*dout++ & 0xFF);
256 }
257 }
258 debug("Sending SPI 0x%x\n", data);
259
Stefano Babicac87c172011-01-19 22:46:33 +0000260 reg_write(&regs->txdata, data);
Stefano Babic2f721d12010-08-20 12:05:03 +0200261 nbytes -= cnt;
262 }
263
264 data = 0;
265
266 while (nbytes > 0) {
267 data = 0;
268 if (dout) {
269 /* Buffer is not 32-bit aligned */
270 if ((unsigned long)dout & 0x03) {
271 data = 0;
Anatolij Gustschindff01092011-01-20 07:53:06 +0000272 for (i = 0; i < 4; i++)
Stefano Babic2f721d12010-08-20 12:05:03 +0200273 data = (data << 8) | (*dout++ & 0xFF);
Stefano Babic2f721d12010-08-20 12:05:03 +0200274 } else {
275 data = *(u32 *)dout;
276 data = cpu_to_be32(data);
277 }
278 dout += 4;
279 }
280 debug("Sending SPI 0x%x\n", data);
Stefano Babicac87c172011-01-19 22:46:33 +0000281 reg_write(&regs->txdata, data);
Stefano Babic2f721d12010-08-20 12:05:03 +0200282 nbytes -= 4;
283 }
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200284
Stefano Babicd205ddc2010-04-04 22:43:38 +0200285 /* FIFO is written, now starts the transfer setting the XCH bit */
Stefano Babicac87c172011-01-19 22:46:33 +0000286 reg_write(&regs->ctrl, mxcs->ctrl_reg |
Stefano Babicd205ddc2010-04-04 22:43:38 +0200287 MXC_CSPICTRL_EN | MXC_CSPICTRL_XCH);
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200288
Stefano Babicd205ddc2010-04-04 22:43:38 +0200289 /* Wait until the TC (Transfer completed) bit is set */
Stefano Babicac87c172011-01-19 22:46:33 +0000290 while ((reg_read(&regs->stat) & MXC_CSPICTRL_TC) == 0)
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200291 ;
292
Stefano Babicd205ddc2010-04-04 22:43:38 +0200293 /* Transfer completed, clear any pending request */
Stefano Babicac87c172011-01-19 22:46:33 +0000294 reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100295
Stefano Babic2f721d12010-08-20 12:05:03 +0200296 nbytes = (bitlen + 7) / 8;
Stefano Babicd205ddc2010-04-04 22:43:38 +0200297
Stefano Babic2f721d12010-08-20 12:05:03 +0200298 cnt = nbytes % 32;
Stefano Babicd205ddc2010-04-04 22:43:38 +0200299
Stefano Babic2f721d12010-08-20 12:05:03 +0200300 if (bitlen % 32) {
Stefano Babicac87c172011-01-19 22:46:33 +0000301 data = reg_read(&regs->rxdata);
Stefano Babic2f721d12010-08-20 12:05:03 +0200302 cnt = (bitlen % 32) / 8;
Anatolij Gustschindff01092011-01-20 07:53:06 +0000303 data = cpu_to_be32(data) >> ((sizeof(data) - cnt) * 8);
Stefano Babic2f721d12010-08-20 12:05:03 +0200304 debug("SPI Rx unaligned: 0x%x\n", data);
305 if (din) {
Anatolij Gustschindff01092011-01-20 07:53:06 +0000306 memcpy(din, &data, cnt);
307 din += cnt;
Stefano Babic2f721d12010-08-20 12:05:03 +0200308 }
309 nbytes -= cnt;
310 }
311
312 while (nbytes > 0) {
313 u32 tmp;
Stefano Babicac87c172011-01-19 22:46:33 +0000314 tmp = reg_read(&regs->rxdata);
Stefano Babic2f721d12010-08-20 12:05:03 +0200315 data = cpu_to_be32(tmp);
316 debug("SPI Rx: 0x%x 0x%x\n", tmp, data);
317 cnt = min(nbytes, sizeof(data));
318 if (din) {
319 memcpy(din, &data, cnt);
320 din += cnt;
321 }
322 nbytes -= cnt;
323 }
324
325 return 0;
Stefano Babicd205ddc2010-04-04 22:43:38 +0200326
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200327}
328
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200329int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
330 void *din, unsigned long flags)
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200331{
Stefano Babic2f721d12010-08-20 12:05:03 +0200332 int n_bytes = (bitlen + 7) / 8;
333 int n_bits;
334 int ret;
335 u32 blk_size;
336 u8 *p_outbuf = (u8 *)dout;
337 u8 *p_inbuf = (u8 *)din;
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200338
Stefano Babic2f721d12010-08-20 12:05:03 +0200339 if (!slave)
340 return -1;
341
342 if (flags & SPI_XFER_BEGIN)
343 spi_cs_activate(slave);
344
345 while (n_bytes > 0) {
Stefano Babic2f721d12010-08-20 12:05:03 +0200346 if (n_bytes < MAX_SPI_BYTES)
347 blk_size = n_bytes;
348 else
349 blk_size = MAX_SPI_BYTES;
350
351 n_bits = blk_size * 8;
352
353 ret = spi_xchg_single(slave, n_bits, p_outbuf, p_inbuf, 0);
354
355 if (ret)
356 return ret;
357 if (dout)
358 p_outbuf += blk_size;
359 if (din)
360 p_inbuf += blk_size;
361 n_bytes -= blk_size;
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200362 }
363
Stefano Babic2f721d12010-08-20 12:05:03 +0200364 if (flags & SPI_XFER_END) {
365 spi_cs_deactivate(slave);
Guennadi Liakhovetskif9b6a152009-02-07 00:09:12 +0100366 }
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200367
368 return 0;
369}
370
371void spi_init(void)
372{
373}
374
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100375static int decode_cs(struct mxc_spi_slave *mxcs, unsigned int cs)
376{
377 int ret;
378
379 /*
380 * Some SPI devices require active chip-select over multiple
381 * transactions, we achieve this using a GPIO. Still, the SPI
382 * controller has to be configured to use one of its own chipselects.
383 * To use this feature you have to call spi_setup_slave() with
384 * cs = internal_cs | (gpio << 8), and you have to use some unused
385 * on this SPI controller cs between 0 and 3.
386 */
387 if (cs > 3) {
388 mxcs->gpio = cs >> 8;
389 cs &= 3;
Stefano Babicd8e0ca82011-08-21 10:45:44 +0200390 ret = gpio_direction_output(mxcs->gpio, 0);
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100391 if (ret) {
392 printf("mxc_spi: cannot setup gpio %d\n", mxcs->gpio);
393 return -EINVAL;
394 }
395 } else {
396 mxcs->gpio = -1;
397 }
398
399 return cs;
400}
401
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200402struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
403 unsigned int max_hz, unsigned int mode)
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200404{
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200405 struct mxc_spi_slave *mxcs;
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100406 int ret;
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200407
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100408 if (bus >= ARRAY_SIZE(spi_bases))
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200409 return NULL;
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200410
Matt Sealey784097a2012-08-17 08:15:10 +0000411 mxcs = calloc(sizeof(struct mxc_spi_slave), 1);
Stefano Babic2f721d12010-08-20 12:05:03 +0200412 if (!mxcs) {
413 puts("mxc_spi: SPI Slave not allocated !\n");
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100414 return NULL;
Stefano Babic2f721d12010-08-20 12:05:03 +0200415 }
Guennadi Liakhovetskifc7a93c2009-02-13 09:26:40 +0100416
417 ret = decode_cs(mxcs, cs);
418 if (ret < 0) {
419 free(mxcs);
420 return NULL;
421 }
422
423 cs = ret;
424
Stefano Babicd205ddc2010-04-04 22:43:38 +0200425 mxcs->slave.bus = bus;
426 mxcs->slave.cs = cs;
427 mxcs->base = spi_bases[bus];
Stefano Babicc4ea1422010-07-06 17:05:06 +0200428 mxcs->ss_pol = (mode & SPI_CS_HIGH) ? 1 : 0;
Stefano Babicd205ddc2010-04-04 22:43:38 +0200429
Stefano Babicc9d59c72011-01-19 22:46:30 +0000430 ret = spi_cfg_mxc(mxcs, cs, max_hz, mode);
Stefano Babicd205ddc2010-04-04 22:43:38 +0200431 if (ret) {
432 printf("mxc_spi: cannot setup SPI controller\n");
433 free(mxcs);
434 return NULL;
435 }
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200436 return &mxcs->slave;
437}
438
439void spi_free_slave(struct spi_slave *slave)
440{
Guennadi Liakhovetskif9b6a152009-02-07 00:09:12 +0100441 struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
442
443 free(mxcs);
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200444}
445
446int spi_claim_bus(struct spi_slave *slave)
447{
448 struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
Stefano Babicac87c172011-01-19 22:46:33 +0000449 struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200450
Stefano Babicac87c172011-01-19 22:46:33 +0000451 reg_write(&regs->rxdata, 1);
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200452 udelay(1);
Stefano Babicac87c172011-01-19 22:46:33 +0000453 reg_write(&regs->ctrl, mxcs->ctrl_reg);
454 reg_write(&regs->period, MXC_CSPIPERIOD_32KHZ);
455 reg_write(&regs->intr, 0);
Guennadi Liakhovetski38254f42008-04-15 14:14:25 +0200456
457 return 0;
458}
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200459
460void spi_release_bus(struct spi_slave *slave)
461{
462 /* TODO: Shut the controller down */
463}