Stefan Roese | 16c0cc1 | 2007-03-21 13:39:57 +0100 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2007 |
| 3 | * Stefan Roese, DENX Software Engineering, sr@denx.de. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | #include <common.h> |
| 25 | #include <asm/processor.h> |
| 26 | |
| 27 | extern void board_pll_init_f(void); |
| 28 | |
Stefan Roese | e673226 | 2007-04-18 12:07:47 +0200 | [diff] [blame] | 29 | static void acadia_gpio_init(void) |
Stefan Roese | 16c0cc1 | 2007-03-21 13:39:57 +0100 | [diff] [blame] | 30 | { |
| 31 | /* |
| 32 | * GPIO0 setup (select GPIO or alternate function) |
| 33 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 34 | out32(GPIO0_OSRL, CONFIG_SYS_GPIO0_OSRL); |
| 35 | out32(GPIO0_OSRH, CONFIG_SYS_GPIO0_OSRH); /* output select */ |
| 36 | out32(GPIO0_ISR1L, CONFIG_SYS_GPIO0_ISR1L); |
| 37 | out32(GPIO0_ISR1H, CONFIG_SYS_GPIO0_ISR1H); /* input select */ |
| 38 | out32(GPIO0_TSRL, CONFIG_SYS_GPIO0_TSRL); |
| 39 | out32(GPIO0_TSRH, CONFIG_SYS_GPIO0_TSRH); /* three-state select */ |
| 40 | out32(GPIO0_TCR, CONFIG_SYS_GPIO0_TCR); /* enable output driver for outputs */ |
Stefan Roese | 16c0cc1 | 2007-03-21 13:39:57 +0100 | [diff] [blame] | 41 | |
| 42 | /* |
| 43 | * Ultra (405EZ) was nice enough to add another GPIO controller |
| 44 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 45 | out32(GPIO1_OSRH, CONFIG_SYS_GPIO1_OSRH); /* output select */ |
| 46 | out32(GPIO1_OSRL, CONFIG_SYS_GPIO1_OSRL); |
| 47 | out32(GPIO1_ISR1H, CONFIG_SYS_GPIO1_ISR1H); /* input select */ |
| 48 | out32(GPIO1_ISR1L, CONFIG_SYS_GPIO1_ISR1L); |
| 49 | out32(GPIO1_TSRH, CONFIG_SYS_GPIO1_TSRH); /* three-state select */ |
| 50 | out32(GPIO1_TSRL, CONFIG_SYS_GPIO1_TSRL); |
| 51 | out32(GPIO1_TCR, CONFIG_SYS_GPIO1_TCR); /* enable output driver for outputs */ |
Stefan Roese | 16c0cc1 | 2007-03-21 13:39:57 +0100 | [diff] [blame] | 52 | } |
| 53 | |
Stefan Roese | 16c0cc1 | 2007-03-21 13:39:57 +0100 | [diff] [blame] | 54 | int board_early_init_f(void) |
| 55 | { |
| 56 | unsigned int reg; |
| 57 | |
Stefan Roese | df8a24c | 2007-06-19 16:42:31 +0200 | [diff] [blame] | 58 | #if !defined(CONFIG_NAND_U_BOOT) |
Stefan Roese | e673226 | 2007-04-18 12:07:47 +0200 | [diff] [blame] | 59 | /* don't reinit PLL when booting via I2C bootstrap option */ |
| 60 | mfsdr(SDR_PINSTP, reg); |
| 61 | if (reg != 0xf0000000) |
| 62 | board_pll_init_f(); |
Stefan Roese | df8a24c | 2007-06-19 16:42:31 +0200 | [diff] [blame] | 63 | #endif |
Stefan Roese | e673226 | 2007-04-18 12:07:47 +0200 | [diff] [blame] | 64 | |
| 65 | acadia_gpio_init(); |
Stefan Roese | 16c0cc1 | 2007-03-21 13:39:57 +0100 | [diff] [blame] | 66 | |
Stefan Roese | 5d4a179 | 2007-05-24 08:22:09 +0200 | [diff] [blame] | 67 | /* Configure 405EZ for NAND usage */ |
Stefan Roese | c440bfe | 2007-06-06 11:42:13 +0200 | [diff] [blame] | 68 | mtsdr(sdrnand0, SDR_NAND0_NDEN | SDR_NAND0_NDAREN | SDR_NAND0_NDRBEN); |
| 69 | mfsdr(sdrultra0, reg); |
| 70 | reg &= ~SDR_ULTRA0_CSN_MASK; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 71 | reg |= (SDR_ULTRA0_CSNSEL0 >> CONFIG_SYS_NAND_CS) | |
Stefan Roese | c440bfe | 2007-06-06 11:42:13 +0200 | [diff] [blame] | 72 | SDR_ULTRA0_NDGPIOBP | |
| 73 | SDR_ULTRA0_EBCRDYEN | |
| 74 | SDR_ULTRA0_NFSRSTEN; |
| 75 | mtsdr(sdrultra0, reg); |
Stefan Roese | 5d4a179 | 2007-05-24 08:22:09 +0200 | [diff] [blame] | 76 | |
Stefan Roese | 16c0cc1 | 2007-03-21 13:39:57 +0100 | [diff] [blame] | 77 | /* USB Host core needs this bit set */ |
| 78 | mfsdr(sdrultra1, reg); |
| 79 | mtsdr(sdrultra1, reg | SDR_ULTRA1_LEDNENABLE); |
| 80 | |
| 81 | mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */ |
| 82 | mtdcr(uicer, 0x00000000); /* disable all ints */ |
| 83 | mtdcr(uiccr, 0x00000010); |
| 84 | mtdcr(uicpr, 0xFE7FFFF0); /* set int polarities */ |
| 85 | mtdcr(uictr, 0x00000010); /* set int trigger levels */ |
| 86 | mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */ |
| 87 | |
| 88 | return 0; |
| 89 | } |
| 90 | |
| 91 | int misc_init_f(void) |
| 92 | { |
| 93 | /* Set EPLD to take PHY out of reset */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | out8(CONFIG_SYS_CPLD_BASE + 0x05, 0x00); |
Stefan Roese | 16c0cc1 | 2007-03-21 13:39:57 +0100 | [diff] [blame] | 95 | udelay(100000); |
| 96 | |
| 97 | return 0; |
| 98 | } |
| 99 | |
| 100 | /* |
| 101 | * Check Board Identity: |
| 102 | */ |
| 103 | int checkboard(void) |
| 104 | { |
| 105 | char *s = getenv("serial#"); |
Stefan Roese | 5d4a179 | 2007-05-24 08:22:09 +0200 | [diff] [blame] | 106 | u8 rev; |
Stefan Roese | 16c0cc1 | 2007-03-21 13:39:57 +0100 | [diff] [blame] | 107 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 108 | rev = in8(CONFIG_SYS_CPLD_BASE + 0); |
Stefan Roese | 5d4a179 | 2007-05-24 08:22:09 +0200 | [diff] [blame] | 109 | printf("Board: Acadia - AMCC PPC405EZ Evaluation Board, Rev. %X", rev); |
| 110 | |
Stefan Roese | 16c0cc1 | 2007-03-21 13:39:57 +0100 | [diff] [blame] | 111 | if (s != NULL) { |
| 112 | puts(", serial# "); |
| 113 | puts(s); |
| 114 | } |
| 115 | putc('\n'); |
| 116 | |
| 117 | return (0); |
| 118 | } |