blob: 37c2b9415af9fb040d1c1f7410d97b688c7c40a7 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06002 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
wdenk42d1f032003-10-15 23:53:47 +00007 */
8
wdenk0ac6f8b2004-07-09 23:27:13 +00009/*
10 * mpc8540ads board configuration file
11 *
12 * Please refer to doc/README.mpc85xx for more info.
13 *
14 * Make sure you change the MAC address and other network params first,
15 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
wdenk42d1f032003-10-15 23:53:47 +000016 */
17
18#ifndef __CONFIG_H
19#define __CONFIG_H
20
21/* High Level Configuration Options */
wdenk0ac6f8b2004-07-09 23:27:13 +000022#define CONFIG_BOOKE 1 /* BOOKE */
23#define CONFIG_E500 1 /* BOOKE e500 family */
wdenk0ac6f8b2004-07-09 23:27:13 +000024#define CONFIG_MPC8540 1 /* MPC8540 specific */
25#define CONFIG_MPC8540ADS 1 /* MPC8540ADS board specific */
wdenk42d1f032003-10-15 23:53:47 +000026
Wolfgang Denk2ae18242010-10-06 09:05:45 +020027/*
28 * default CCARBAR is at 0xff700000
29 * assume U-Boot is less than 0.5MB
30 */
31#define CONFIG_SYS_TEXT_BASE 0xfff80000
32
Jon Loeliger288693a2005-07-25 12:14:54 -050033#ifndef CONFIG_HAS_FEC
34#define CONFIG_HAS_FEC 1 /* 8540 has FEC */
35#endif
36
wdenk0ac6f8b2004-07-09 23:27:13 +000037#define CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +000038#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala0151cba2008-10-21 11:33:58 -050039#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020040#define CONFIG_TSEC_ENET /* tsec ethernet support */
wdenk42d1f032003-10-15 23:53:47 +000041#define CONFIG_ENV_OVERWRITE
Kumar Gala7232a272008-01-16 01:32:06 -060042#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
wdenk42d1f032003-10-15 23:53:47 +000043
wdenk0ac6f8b2004-07-09 23:27:13 +000044/*
45 * sysclk for MPC85xx
46 *
47 * Two valid values are:
48 * 33000000
49 * 66000000
50 *
51 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk9aea9532004-08-01 23:02:45 +000052 * is likely the desired value here, so that is now the default.
53 * The board, however, can run at 66MHz. In any event, this value
54 * must match the settings of some switches. Details can be found
55 * in the README.mpc85xxads.
Matthew McClintock34c3c0e2006-06-28 10:47:03 -050056 *
57 * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to
58 * 33MHz to accommodate, based on a PCI pin.
59 * Note that PCI-X won't work at 33MHz.
wdenk0ac6f8b2004-07-09 23:27:13 +000060 */
61
wdenk9aea9532004-08-01 23:02:45 +000062#ifndef CONFIG_SYS_CLK_FREQ
Matthew McClintock34c3c0e2006-06-28 10:47:03 -050063#define CONFIG_SYS_CLK_FREQ 33000000
wdenk42d1f032003-10-15 23:53:47 +000064#endif
65
wdenk9aea9532004-08-01 23:02:45 +000066
wdenk0ac6f8b2004-07-09 23:27:13 +000067/*
68 * These can be toggled for performance analysis, otherwise use default.
69 */
70#define CONFIG_L2_CACHE /* toggle L2 cache */
71#define CONFIG_BTB /* toggle branch predition */
wdenk42d1f032003-10-15 23:53:47 +000072
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
74#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk42d1f032003-10-15 23:53:47 +000075
Timur Tabie46fedf2011-08-04 18:03:41 -050076#define CONFIG_SYS_CCSRBAR 0xe0000000
77#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk42d1f032003-10-15 23:53:47 +000078
Kumar Gala9617c8d2008-06-06 13:12:18 -050079/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -070080#define CONFIG_SYS_FSL_DDR1
Kumar Gala9617c8d2008-06-06 13:12:18 -050081#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
82#define CONFIG_DDR_SPD
83#undef CONFIG_FSL_DDR_INTERACTIVE
wdenk9aea9532004-08-01 23:02:45 +000084
Kumar Gala9617c8d2008-06-06 13:12:18 -050085#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
86
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
88#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +000089
Kumar Gala9617c8d2008-06-06 13:12:18 -050090#define CONFIG_NUM_DDR_CONTROLLERS 1
91#define CONFIG_DIMM_SLOTS_PER_CTLR 1
92#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk9aea9532004-08-01 23:02:45 +000093
Kumar Gala9617c8d2008-06-06 13:12:18 -050094/* I2C addresses of SPD EEPROMs */
95#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk9aea9532004-08-01 23:02:45 +000096
Kumar Gala9617c8d2008-06-06 13:12:18 -050097/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
99#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
100#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
101#define CONFIG_SYS_DDR_TIMING_1 0x37344321
102#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
103#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
104#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
105#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
wdenk42d1f032003-10-15 23:53:47 +0000106
wdenk0ac6f8b2004-07-09 23:27:13 +0000107/*
108 * SDRAM on the Local Bus
109 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
111#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk42d1f032003-10-15 23:53:47 +0000112
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
114#define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk42d1f032003-10-15 23:53:47 +0000115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
117#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
118#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
119#undef CONFIG_SYS_FLASH_CHECKSUM
120#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
121#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk42d1f032003-10-15 23:53:47 +0000122
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200123#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk0ac6f8b2004-07-09 23:27:13 +0000124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
126#define CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000127#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#undef CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000129#endif
130
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200131#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_FLASH_CFI
133#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk42d1f032003-10-15 23:53:47 +0000134
wdenk42d1f032003-10-15 23:53:47 +0000135#undef CONFIG_CLOCKS_IN_MHZ
136
wdenk0ac6f8b2004-07-09 23:27:13 +0000137
138/*
139 * Local Bus Definitions
140 */
141
142/*
143 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk0ac6f8b2004-07-09 23:27:13 +0000145 *
146 * For BR2, need:
147 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
148 * port-size = 32-bits = BR2[19:20] = 11
149 * no parity checking = BR2[21:22] = 00
150 * SDRAM for MSEL = BR2[24:26] = 011
151 * Valid = BR[31] = 1
152 *
153 * 0 4 8 12 16 20 24 28
154 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
155 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk0ac6f8b2004-07-09 23:27:13 +0000157 * FIXME: the top 17 bits of BR2.
158 */
159
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk0ac6f8b2004-07-09 23:27:13 +0000161
162/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk0ac6f8b2004-07-09 23:27:13 +0000164 *
165 * For OR2, need:
166 * 64MB mask for AM, OR2[0:7] = 1111 1100
167 * XAM, OR2[17:18] = 11
168 * 9 columns OR2[19-21] = 010
169 * 13 rows OR2[23-25] = 100
170 * EAD set for extra time OR[31] = 1
171 *
172 * 0 4 8 12 16 20 24 28
173 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
174 */
175
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk0ac6f8b2004-07-09 23:27:13 +0000177
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
179#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
180#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
181#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
wdenk0ac6f8b2004-07-09 23:27:13 +0000182
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500183#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
184 | LSDMR_RFCR5 \
185 | LSDMR_PRETOACT3 \
186 | LSDMR_ACTTORW3 \
187 | LSDMR_BL8 \
188 | LSDMR_WRC2 \
189 | LSDMR_CL3 \
190 | LSDMR_RFEN \
wdenk0ac6f8b2004-07-09 23:27:13 +0000191 )
192
193/*
194 * SDRAM Controller configuration sequence.
195 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500196#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
197#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
198#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
199#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
200#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000201
wdenk42d1f032003-10-15 23:53:47 +0000202
wdenk9aea9532004-08-01 23:02:45 +0000203/*
204 * 32KB, 8-bit wide for ADS config reg
205 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_BR4_PRELIM 0xf8000801
207#define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
208#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
wdenk42d1f032003-10-15 23:53:47 +0000209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_INIT_RAM_LOCK 1
211#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200212#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk42d1f032003-10-15 23:53:47 +0000213
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200214#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk42d1f032003-10-15 23:53:47 +0000216
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
218#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk42d1f032003-10-15 23:53:47 +0000219
220/* Serial Port */
221#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_NS16550
223#define CONFIG_SYS_NS16550_SERIAL
224#define CONFIG_SYS_NS16550_REG_SIZE 1
225#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk42d1f032003-10-15 23:53:47 +0000226
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk42d1f032003-10-15 23:53:47 +0000228 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
229
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
231#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk42d1f032003-10-15 23:53:47 +0000232
233/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_HUSH_PARSER
235#ifdef CONFIG_SYS_HUSH_PARSER
wdenk42d1f032003-10-15 23:53:47 +0000236#endif
237
Matthew McClintock0e163872006-06-28 10:43:36 -0500238/* pass open firmware flat tree */
Kumar Gala0fd5ec62007-11-28 22:54:27 -0600239#define CONFIG_OF_LIBFDT 1
240#define CONFIG_OF_BOARD_SETUP 1
241#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Matthew McClintock0e163872006-06-28 10:43:36 -0500242
Jon Loeliger20476722006-10-20 15:50:15 -0500243/*
244 * I2C
245 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200246#define CONFIG_SYS_I2C
247#define CONFIG_SYS_I2C_FSL
248#define CONFIG_SYS_FSL_I2C_SPEED 400000
249#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
250#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
251#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk42d1f032003-10-15 23:53:47 +0000252
wdenk0ac6f8b2004-07-09 23:27:13 +0000253/* RapidIO MMU */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600254#define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
Kumar Gala10795f42008-12-02 16:08:36 -0600255#define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600256#define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000258
259/*
260 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300261 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk0ac6f8b2004-07-09 23:27:13 +0000262 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600263#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600264#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600265#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600267#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600268#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
270#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000271
wdenk42d1f032003-10-15 23:53:47 +0000272#if defined(CONFIG_PCI)
wdenk0ac6f8b2004-07-09 23:27:13 +0000273
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200274#define CONFIG_PCI_PNP /* do pci plug-and-play */
wdenk0ac6f8b2004-07-09 23:27:13 +0000275
wdenk42d1f032003-10-15 23:53:47 +0000276#undef CONFIG_EEPRO100
wdenk0ac6f8b2004-07-09 23:27:13 +0000277#undef CONFIG_TULIP
278
279#if !defined(CONFIG_PCI_PNP)
280 #define PCI_ENET0_IOADDR 0xe0000000
281 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200282 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk42d1f032003-10-15 23:53:47 +0000283#endif
284
wdenk0ac6f8b2004-07-09 23:27:13 +0000285#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk0ac6f8b2004-07-09 23:27:13 +0000287
288#endif /* CONFIG_PCI */
289
290
291#if defined(CONFIG_TSEC_ENET)
292
wdenk0ac6f8b2004-07-09 23:27:13 +0000293#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500294#define CONFIG_TSEC1 1
295#define CONFIG_TSEC1_NAME "TSEC0"
296#define CONFIG_TSEC2 1
297#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0ac6f8b2004-07-09 23:27:13 +0000298#define TSEC1_PHY_ADDR 0
299#define TSEC2_PHY_ADDR 1
wdenk0ac6f8b2004-07-09 23:27:13 +0000300#define TSEC1_PHYIDX 0
301#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500302#define TSEC1_FLAGS TSEC_GIGABIT
303#define TSEC2_FLAGS TSEC_GIGABIT
wdenk9aea9532004-08-01 23:02:45 +0000304
Jon Loeliger288693a2005-07-25 12:14:54 -0500305
306#if CONFIG_HAS_FEC
wdenk9aea9532004-08-01 23:02:45 +0000307#define CONFIG_MPC85XX_FEC 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500308#define CONFIG_MPC85XX_FEC_NAME "FEC"
wdenk9aea9532004-08-01 23:02:45 +0000309#define FEC_PHY_ADDR 3
wdenk0ac6f8b2004-07-09 23:27:13 +0000310#define FEC_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500311#define FEC_FLAGS 0
Jon Loeliger288693a2005-07-25 12:14:54 -0500312#endif
wdenk9aea9532004-08-01 23:02:45 +0000313
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500314/* Options are: TSEC[0-1], FEC */
315#define CONFIG_ETHPRIME "TSEC0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000316
317#endif /* CONFIG_TSEC_ENET */
318
319
320/*
321 * Environment
322 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200324 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200326 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
327 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000328#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200330 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200332 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000333#endif
334
wdenk0ac6f8b2004-07-09 23:27:13 +0000335#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk42d1f032003-10-15 23:53:47 +0000337
Jon Loeliger2835e512007-06-13 13:22:08 -0500338
339/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500340 * BOOTP options
341 */
342#define CONFIG_BOOTP_BOOTFILESIZE
343#define CONFIG_BOOTP_BOOTPATH
344#define CONFIG_BOOTP_GATEWAY
345#define CONFIG_BOOTP_HOSTNAME
346
347
348/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500349 * Command line configuration.
350 */
351#include <config_cmd_default.h>
352
353#define CONFIG_CMD_PING
354#define CONFIG_CMD_I2C
Kumar Gala82ac8c92007-12-07 12:04:30 -0600355#define CONFIG_CMD_ELF
Kumar Gala1c9aa762008-09-22 23:40:42 -0500356#define CONFIG_CMD_IRQ
357#define CONFIG_CMD_SETEXPR
Jon Loeliger2835e512007-06-13 13:22:08 -0500358
359#if defined(CONFIG_PCI)
360 #define CONFIG_CMD_PCI
wdenk42d1f032003-10-15 23:53:47 +0000361#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000362
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500364 #undef CONFIG_CMD_SAVEENV
Jon Loeliger2835e512007-06-13 13:22:08 -0500365 #undef CONFIG_CMD_LOADS
366#endif
367
wdenk42d1f032003-10-15 23:53:47 +0000368
wdenk0ac6f8b2004-07-09 23:27:13 +0000369#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk42d1f032003-10-15 23:53:47 +0000370
371/*
372 * Miscellaneous configurable options
373 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500375#define CONFIG_CMDLINE_EDITING /* Command-line editing */
376#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
wdenk0ac6f8b2004-07-09 23:27:13 +0000378
Jon Loeliger2835e512007-06-13 13:22:08 -0500379#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk42d1f032003-10-15 23:53:47 +0000381#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk42d1f032003-10-15 23:53:47 +0000383#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000384
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
386#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
387#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk42d1f032003-10-15 23:53:47 +0000388
389/*
390 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500391 * have to be in the first 64 MB of memory, since this is
wdenk42d1f032003-10-15 23:53:47 +0000392 * the maximum mapped by the Linux kernel during initialization.
393 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500394#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
395#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk42d1f032003-10-15 23:53:47 +0000396
Jon Loeliger2835e512007-06-13 13:22:08 -0500397#if defined(CONFIG_CMD_KGDB)
wdenk42d1f032003-10-15 23:53:47 +0000398#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk42d1f032003-10-15 23:53:47 +0000399#endif
400
wdenk9aea9532004-08-01 23:02:45 +0000401
402/*
403 * Environment Configuration
404 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000405
406/* The mac addresses for all ethernet interface */
wdenk42d1f032003-10-15 23:53:47 +0000407#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500408#define CONFIG_HAS_ETH0
wdenk0ac6f8b2004-07-09 23:27:13 +0000409#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
wdenke2ffd592004-12-31 09:32:47 +0000410#define CONFIG_HAS_ETH1
wdenk0ac6f8b2004-07-09 23:27:13 +0000411#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
wdenke2ffd592004-12-31 09:32:47 +0000412#define CONFIG_HAS_ETH2
wdenk0ac6f8b2004-07-09 23:27:13 +0000413#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
wdenk42d1f032003-10-15 23:53:47 +0000414#endif
415
wdenk0ac6f8b2004-07-09 23:27:13 +0000416#define CONFIG_IPADDR 192.168.1.253
417
418#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000419#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000420#define CONFIG_BOOTFILE "your.uImage"
wdenk0ac6f8b2004-07-09 23:27:13 +0000421
422#define CONFIG_SERVERIP 192.168.1.1
423#define CONFIG_GATEWAYIP 192.168.1.1
424#define CONFIG_NETMASK 255.255.255.0
425
426#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
427
428#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
429#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
430
431#define CONFIG_BAUDRATE 115200
432
wdenk9aea9532004-08-01 23:02:45 +0000433#define CONFIG_EXTRA_ENV_SETTINGS \
wdenk0ac6f8b2004-07-09 23:27:13 +0000434 "netdev=eth0\0" \
435 "consoledev=ttyS0\0" \
Andy Flemingd3ec0d92007-05-10 17:50:01 -0500436 "ramdiskaddr=1000000\0" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500437 "ramdiskfile=your.ramdisk.u-boot\0" \
438 "fdtaddr=400000\0" \
439 "fdtfile=your.fdt.dtb\0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000440
wdenk9aea9532004-08-01 23:02:45 +0000441#define CONFIG_NFSBOOTCOMMAND \
wdenk0ac6f8b2004-07-09 23:27:13 +0000442 "setenv bootargs root=/dev/nfs rw " \
443 "nfsroot=$serverip:$rootpath " \
444 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
445 "console=$consoledev,$baudrate $othbootargs;" \
446 "tftp $loadaddr $bootfile;" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500447 "tftp $fdtaddr $fdtfile;" \
448 "bootm $loadaddr - $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000449
450#define CONFIG_RAMBOOTCOMMAND \
451 "setenv bootargs root=/dev/ram rw " \
452 "console=$consoledev,$baudrate $othbootargs;" \
453 "tftp $ramdiskaddr $ramdiskfile;" \
454 "tftp $loadaddr $bootfile;" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500455 "tftp $fdtaddr $fdtfile;" \
Andy Flemingd3ec0d92007-05-10 17:50:01 -0500456 "bootm $loadaddr $ramdiskaddr $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000457
458#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
wdenk42d1f032003-10-15 23:53:47 +0000459
460#endif /* __CONFIG_H */