blob: 906e117fb20a9e568c3bf78acf40cc9cede652ba [file] [log] [blame]
wdenk3bbc8992003-12-07 22:27:15 +00001/*
2 * (C) Copyright 2003
3 * MuLogic B.V.
4 *
5 * (C) Copyright 2002
6 * Simple Network Magic Corporation
7 *
8 * (C) Copyright 2000
9 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30/*
31 * board/config.h - configuration options, board specific
32 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/* various debug settings */
38#undef CFG_DEVICE_NULLDEV /* null device */
39#undef CONFIG_SILENT_CONSOLE /* silent console */
40#undef CFG_CONSOLE_INFO_QUIET /* silent console ? */
41#undef DEBUG /* debug output code */
42#undef DEBUG_FLASH /* debug flash code */
43#undef FLASH_DEBUG /* debug fash code */
44#undef DEBUG_ENV /* debug environment code */
45
46#define CFG_DIRECT_FLASH_TFTP 1 /* allow direct tftp to flash */
47#define CONFIG_ENV_OVERWRITE 1 /* allow overwrite MAC address */
48
49
wdenk3bbc8992003-12-07 22:27:15 +000050/*
51 * High Level Configuration Options
52 * (easy to change)
53 */
54
55#define CONFIG_MPC860 1 /* This is a MPC860 CPU */
56#define CONFIG_QS860T 1 /* ...on a QS860T module */
57
58#define CONFIG_FEC_ENET 1 /* FEC 10/100BaseT ethernet */
Marian Balakowicz63ff0042005-10-28 22:30:33 +020059#define CONFIG_MII
wdenk3bbc8992003-12-07 22:27:15 +000060#define FEC_INTERRUPT SIU_LEVEL1
61#undef CONFIG_SCC1_ENET /* SCC1 10BaseT ethernet */
62#define CFG_DISCOVER_PHY
63
64#undef CONFIG_8xx_CONS_SMC1
65#define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC */
66#undef CONFIG_8xx_CONS_NONE
67
68#define CONFIG_BAUDRATE 38400 /* console baudrate = 38.4kbps */
69
70#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
71
72/* Pass clocks to Linux 2.4.18 in Hz */
73#undef CONFIG_CLOCKS_IN_MHZ /* clocks passsed to Linux in MHz */
74
75#define CONFIG_PREBOOT "echo;" \
76 "echo 'Type \"run flash_nfs\" to mount root filesystem over NFS';" \
77 "echo"
78
79#undef CONFIG_BOOTARGS
80/* TODO compare against CADM860 */
81#define CONFIG_BOOTCOMMAND "bootp; " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010082 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
83 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk3bbc8992003-12-07 22:27:15 +000084 "bootm"
85
86#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
87#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
88
89#undef CONFIG_WATCHDOG /* watchdog disabled */
90
91#undef CONFIG_STATUS_LED /* Status LED disabled */
92
93#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
94
95#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
96
97#define CONFIG_MAC_PARTITION
98#define CONFIG_DOS_PARTITION
99
100#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
101
wdenk3bbc8992003-12-07 22:27:15 +0000102
Jon Loeliger12aa9fd2007-07-08 14:55:07 -0500103/*
104 * Command line configuration.
105 */
106#include <config_cmd_default.h>
107
108#define CONFIG_CMD_REGINFO
109#define CONFIG_CMD_IMMAP
110#define CONFIG_CMD_ASKENV
111#define CONFIG_CMD_NET
112#define CONFIG_CMD_DHCP
113#define CONFIG_CMD_DATE
wdenk3bbc8992003-12-07 22:27:15 +0000114
115
116/* TODO */
117#if 0
118/* Look at these */
119CONFIG_IPADDR
120CONFIG_SERVERIP
121CONFIG_I2C
122CONFIG_SPI
123#endif
124
125/*
126 * Environment variable storage is in NVRAM
127 */
128#define CFG_ENV_IS_IN_NVRAM 1
129#define CFG_ENV_SIZE 0x00001000 /* We use only the last 4K for PPCBoot */
130#define CFG_ENV_ADDR 0xD100E000
131
132/*
133 * Miscellaneous configurable options
134 */
135#define CFG_LONGHELP /* undef to save memory */
136#define CFG_PROMPT "=> " /* Monitor Command Prompt */
137
138#define CFG_HUSH_PARSER 1 /* use "hush" command parser */
139#define CFG_PROMPT_HUSH_PS2 "> "
140
Jon Loeliger12aa9fd2007-07-08 14:55:07 -0500141#if defined(CONFIG_CMD_KGDB)
wdenk3bbc8992003-12-07 22:27:15 +0000142#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
143#else
144#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
145#endif
146#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
147#define CFG_MAXARGS 16 /* max number of command args */
148#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
149
150/* TODO - size? */
151#define CFG_MEMTEST_START 0x0400000 /* memtest works */
152#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
153
154#define CFG_LOAD_ADDR 0x100000 /* default load address */
155
156#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
157
158#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
159
160/*-----------------------------------------------------------------------
161 * Low Level Configuration Settings
162 * (address mappings, register initial values, etc.)
163 * You should know what you are doing if you make changes here.
164 */
165/*-----------------------------------------------------------------------
166 * Internal Memory Mapped Register
167 */
168#define CFG_IMMR 0xF0000000
169
170/*-----------------------------------------------------------------------
171 * Definitions for initial stack pointer and data area (in DPRAM)
172 */
173#define CFG_INIT_RAM_ADDR CFG_IMMR
174#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
175#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
176#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
177#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
178
179/*-----------------------------------------------------------------------
180 * Start addresses for the final memory configuration
181 * (Set up by the startup code)
182 * Please note that CFG_SDRAM_BASE _must_ start at 0
183 */
184#define CFG_SDRAM_BASE 0x00000000
185#define CFG_FLASH_BASE 0xFFF00000
186
187#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
188#define CFG_MONITOR_BASE CFG_FLASH_BASE
189#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
190
191/*
192 * For booting Linux, the board info and command line data
193 * have to be in the first 8 MB of memory, since this is
194 * the maximum mapped by the Linux kernel during initialization.
195 */
196#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
197
198/* TODO flash parameters */
199/*-----------------------------------------------------------------------
200 * FLASH organization for Intel Strataflash
201 */
202#define CFG_FLASH_16BIT 1 /* 16-bit wide flash memory */
203#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
204#define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
205
206#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
207#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
208
209#undef CFG_ENV_IS_IN_FLASH
210
211/*-----------------------------------------------------------------------
212 * Cache Configuration
213 */
214#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger12aa9fd2007-07-08 14:55:07 -0500215#if defined(CONFIG_CMD_KGDB)
wdenk3bbc8992003-12-07 22:27:15 +0000216#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
217#endif
218
219/*-----------------------------------------------------------------------
220 * SYPCR - System Protection Control 11-9
221 * SYPCR can only be written once after reset!
222 *-----------------------------------------------------------------------
223 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
224 */
225#if defined(CONFIG_WATCHDOG)
226#define CFG_SYPCR (0xFFFFFF88 | SYPCR_SWE | SYPCR_SWRI)
227#else
228#define CFG_SYPCR 0xFFFFFF88
229#endif
230
231/*-----------------------------------------------------------------------
232 * SIUMCR - SIU Module Configuration 11-6
233 *-----------------------------------------------------------------------
234 */
235#define CFG_SIUMCR 0x00620000
236
237/*-----------------------------------------------------------------------
238 * TBSCR - Time Base Status and Control 11-26
239 *-----------------------------------------------------------------------
240 */
241#define CFG_TBSCR 0x00C3
242
243/*-----------------------------------------------------------------------
244 * RTCSC - Real-Time Clock Status and Control Register 11-27
245 *-----------------------------------------------------------------------
246 */
247#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
248
249/*-----------------------------------------------------------------------
250 * PISCR - Periodic Interrupt Status and Control 11-31
251 *-----------------------------------------------------------------------
252 */
253#define CFG_PISCR 0x0082
254
255/*-----------------------------------------------------------------------
256 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
257 *-----------------------------------------------------------------------
258 */
259#define CFG_PLPRCR 0x0090D000
260
261/*-----------------------------------------------------------------------
262 * SCCR - System Clock and reset Control Register 15-27
263 *-----------------------------------------------------------------------
264 */
265#define SCCR_MASK SCCR_EBDF11
266#define CFG_SCCR 0x02000000
267
268
269/*-----------------------------------------------------------------------
270 * Debug Enable Register
271 * 0x73E67C0F - All interrupts handled by BDM
272 * 0x00824001 - Only interrupts needed by MWDebug.exe handled by BDM
273 *-----------------------------------------------------------------------
274#define CFG_DER 0x73E67C0F
275*/
276#define CFG_DER 0x0082400F
277
278
279/*-----------------------------------------------------------------------
280 * Memory Controller Initialization Constants
281 *-----------------------------------------------------------------------
282 */
283
284/*
285 * BR0 and OR0 (AMD 512K Socketed FLASH)
286 * Base address = 0xFFF0_0000 - 0xFFF7_FFFF (After relocation)
287 */
288#define CFG_PRELIM_OR_AM
289#define CFG_OR_TIMING_FLASH
290
291#define FLASH_BASE0_PRELIM 0xFFF00001
292#define CFG_OR0_PRELIM 0xFFF80D42
293#define CFG_BR0_PRELIM 0xFFF00401
294
295
296/*
297 * BR1 and OR1 (Intel 8M StrataFLASH)
298 * Base address = 0xD000_0000 - 0xD07F_FFFF
299 */
300
301#define FLASH_BASE1_PRELIM 0xD0000000
302#define CFG_OR1_PRELIM 0xFF800D42
303#define CFG_BR1_PRELIM 0xD0000801
304/* #define CFG_OR1 0xFF800D42 */
305/* #define CFG_BR1 0xD0000801 */
306
307
308/*
309 * BR2 and OR2 (SDRAM)
310 * Base Address = 0x00000000 - 0x00FF_FFFF (16M After relocation)
311 * Base Address = 0x00000000 - 0x03FF_FFFF (64M After relocation)
312 * Base Address = 0x00000000 - 0x07FF_FFFF (128M After relocation)
313 *
314 */
315#define SDRAM_BASE 0x00000000 /* SDRAM bank */
316#define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
317
318/* SDRAM timing */
319#define SDRAM_TIMING 0x00000A00
320
321/* For boards with 16M of SDRAM */
322#define SDRAM_16M_MAX_SIZE 0x01000000 /* max 16MB SDRAM */
323#define CFG_16M_MBMR 0x18802114 /* Mem Periodic Timer Prescaler */
324
325/* For boards with 64M of SDRAM */
326#define SDRAM_64M_MAX_SIZE 0x04000000 /* max 64MB SDRAM */
327/* TODO - determine real value */
328#define CFG_64M_MBMR 0x18802114 /* Mem Period Timer Prescaler */
329
330#define CFG_OR2 (SDRAM_PRELIM_OR_AM | SDRAM_TIMING)
331#define CFG_BR2 (SDRAM_BASE | 0x000000C1)
332
333
334/*
335 * BR3 and OR3 (NVRAM, Sipex, NAND Flash)
336 * Base address = 0xD100_0000 - 0xD100_FFFF (64K NVRAM)
337 * Base address = 0xD108_0000 - 0xD108_0000 (Sipex chip ctl register)
338 * Base address = 0xD110_0000 - 0xD110_0000 (NAND ctl register)
339 * Base address = 0xD138_0000 - 0xD138_0000 (LED ctl register)
340 *
341 */
342
343#define CFG_OR3_PRELIM 0xFFC00DF6
344#define CFG_BR3_PRELIM 0xD1000401
345/* #define CFG_OR3 0xFFC00DF6 */
346/* #define CFG_BR3 0xD1000401 */
347
348
349/*
350 * BR4 and OR4 (Unused)
351 * Base address = 0xE000_0000 - 0xE3FF_FFFF
352 *
353 */
354
355#define CFG_OR4_PRELIM 0xFF000000
356#define CFG_BR4_PRELIM 0xE0000000
357/* #define CFG_OR4 0xFF000000 */
358/* #define CFG_BR4 0xE0000000 */
359
360
361/*
362 * BR5 and OR5 (Expansion bus)
363 * Base address = 0xE400_0000 - 0xE7FF_FFFF
364 *
365 */
366
367#define CFG_OR5_PRELIM 0xFF000000
368#define CFG_BR5_PRELIM 0xE4000000
369/* #define CFG_OR5 0xFF000000 */
370/* #define CFG_BR5 0xE4000000 */
371
372
wdenk3bbc8992003-12-07 22:27:15 +0000373/*
374 * BR6 and OR6 (Expansion bus)
375 * Base address = 0xE800_0000 - 0xEBFF_FFFF
376 *
377 */
378
379#define CFG_OR6_PRELIM 0xFF000000
380#define CFG_BR6_PRELIM 0xE8000000
381/* #define CFG_OR6 0xFF000000 */
382/* #define CFG_BR6 0xE8000000 */
383
384
wdenk3bbc8992003-12-07 22:27:15 +0000385/*
386 * BR7 and OR7 (Expansion bus)
387 * Base address = 0xEC00_0000 - 0xEFFF_FFFF
388 *
389 */
390
391#define CFG_OR7_PRELIM 0xFF000000
392#define CFG_BR7_PRELIM 0xE8000000
393/* #define CFG_OR7 0xFF000000 */
394/* #define CFG_BR7 0xE8000000 */
395
396
wdenk3bbc8992003-12-07 22:27:15 +0000397/*
398 * Internal Definitions
399 *
400 * Boot Flags
401 */
402#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
403#define BOOTFLAG_WARM 0x02 /* Software reboot */
404
405/*
406 * Sanity checks
407 */
408#if defined(CONFIG_SCC1_ENET) && defined(CONFIG_FEC_ENET)
409#error Both CONFIG_SCC1_ENET and CONFIG_FEC_ENET configured
410#endif
411
412#endif /* __CONFIG_H */