blob: 1f0c11c310a3f53e4711af5f3de80264e1bd307a [file] [log] [blame]
wdenk5da627a2003-10-09 20:09:04 +00001/*
2 * (C) Copyright 2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk5da627a2003-10-09 20:09:04 +00006 */
7
8/*
9 * This file contains the configuration parameters for the dbau1x00 board.
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
wdenk5da627a2003-10-09 20:09:04 +000015#define CONFIG_DBAU1X00 1
Shinya Kuribayashi8bde63e2008-06-07 20:51:56 +090016#define CONFIG_SOC_AU1X00 1 /* alchemy series cpu */
wdenk5da627a2003-10-09 20:09:04 +000017
wdenka2663ea2003-12-07 18:32:37 +000018#ifdef CONFIG_DBAU1000
wdenk5da627a2003-10-09 20:09:04 +000019/* Also known as Merlot */
Shinya Kuribayashi8bde63e2008-06-07 20:51:56 +090020#define CONFIG_SOC_AU1000 1
wdenka2663ea2003-12-07 18:32:37 +000021#else
22#ifdef CONFIG_DBAU1100
Shinya Kuribayashi8bde63e2008-06-07 20:51:56 +090023#define CONFIG_SOC_AU1100 1
wdenka2663ea2003-12-07 18:32:37 +000024#else
25#ifdef CONFIG_DBAU1500
Shinya Kuribayashi8bde63e2008-06-07 20:51:56 +090026#define CONFIG_SOC_AU1500 1
wdenkd4ca31c2004-01-02 14:00:00 +000027#else
wdenkff36fd82005-01-09 22:28:56 +000028#ifdef CONFIG_DBAU1550
29/* Cabernet */
Shinya Kuribayashi8bde63e2008-06-07 20:51:56 +090030#define CONFIG_SOC_AU1550 1
wdenkff36fd82005-01-09 22:28:56 +000031#else
wdenka2663ea2003-12-07 18:32:37 +000032#error "No valid board set"
33#endif
34#endif
35#endif
wdenkff36fd82005-01-09 22:28:56 +000036#endif
wdenk5da627a2003-10-09 20:09:04 +000037
wdenk5da627a2003-10-09 20:09:04 +000038/* valid baudrates */
wdenk5da627a2003-10-09 20:09:04 +000039
40#define CONFIG_TIMESTAMP /* Print image info with timestamp */
wdenk5da627a2003-10-09 20:09:04 +000041
42#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010043 "addmisc=setenv bootargs ${bootargs} " \
44 "console=ttyS0,${baudrate} " \
wdenk5da627a2003-10-09 20:09:04 +000045 "panic=1\0" \
46 "bootfile=/tftpboot/vmlinux.srec\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010047 "load=tftp 80500000 ${u-boot}\0" \
wdenk5da627a2003-10-09 20:09:04 +000048 ""
wdenkff36fd82005-01-09 22:28:56 +000049
50#ifdef CONFIG_DBAU1550
51/* Boot from flash by default, revert to bootp */
52#define CONFIG_BOOTCOMMAND "bootm 0xbfc20000; bootp; bootm"
wdenkff36fd82005-01-09 22:28:56 +000053#else /* CONFIG_DBAU1550 */
Heiko Schocherad882972006-04-11 14:53:29 +020054#define CONFIG_BOOTCOMMAND "bootp;bootm"
wdenkff36fd82005-01-09 22:28:56 +000055#endif /* CONFIG_DBAU1550 */
56
Jon Loeligerab999ba2007-07-04 22:32:03 -050057/*
Jon Loeliger80ff4f92007-07-10 09:29:01 -050058 * BOOTP options
59 */
60#define CONFIG_BOOTP_BOOTFILESIZE
61#define CONFIG_BOOTP_BOOTPATH
62#define CONFIG_BOOTP_GATEWAY
63#define CONFIG_BOOTP_HOSTNAME
64
Jon Loeliger80ff4f92007-07-10 09:29:01 -050065/*
Jon Loeligerab999ba2007-07-04 22:32:03 -050066 * Command line configuration.
67 */
Jon Loeligerab999ba2007-07-04 22:32:03 -050068
wdenk5da627a2003-10-09 20:09:04 +000069/*
70 * Miscellaneous configurable options
71 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072#define CONFIG_SYS_LONGHELP /* undef to save memory */
wdenkff36fd82005-01-09 22:28:56 +000073
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define CONFIG_SYS_MALLOC_LEN 128*1024
wdenk5da627a2003-10-09 20:09:04 +000075
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_BOOTPARAMS_LEN 128*1024
wdenk5da627a2003-10-09 20:09:04 +000077
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_MHZ 396
wdenkff36fd82005-01-09 22:28:56 +000079
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#if (CONFIG_SYS_MHZ % 12) != 0
wdenkff36fd82005-01-09 22:28:56 +000081#error "Invalid CPU frequency - must be multiple of 12!"
82#endif
83
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_MIPS_TIMER_FREQ (CONFIG_SYS_MHZ * 1000000)
Shinya Kuribayashia55d4812008-06-05 22:29:00 +090085
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_SDRAM_BASE 0x80000000 /* Cached addr */
wdenk5da627a2003-10-09 20:09:04 +000087
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_LOAD_ADDR 0x81000000 /* default load address */
wdenk5da627a2003-10-09 20:09:04 +000089
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_MEMTEST_START 0x80100000
91#define CONFIG_SYS_MEMTEST_END 0x80800000
wdenk5da627a2003-10-09 20:09:04 +000092
93/*-----------------------------------------------------------------------
94 * FLASH and environment organization
95 */
wdenkff36fd82005-01-09 22:28:56 +000096#ifdef CONFIG_DBAU1550
97
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
99#define CONFIG_SYS_MAX_FLASH_SECT (512) /* max number of sectors on one chip */
wdenkff36fd82005-01-09 22:28:56 +0000100
101#define PHYS_FLASH_1 0xb8000000 /* Flash Bank #1 */
102#define PHYS_FLASH_2 0xbc000000 /* Flash Bank #2 */
103
wdenkff36fd82005-01-09 22:28:56 +0000104#else /* CONFIG_DBAU1550 */
105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
107#define CONFIG_SYS_MAX_FLASH_SECT (128) /* max number of sectors on one chip */
wdenk5da627a2003-10-09 20:09:04 +0000108
109#define PHYS_FLASH_1 0xbec00000 /* Flash Bank #1 */
110#define PHYS_FLASH_2 0xbfc00000 /* Flash Bank #2 */
111
wdenkff36fd82005-01-09 22:28:56 +0000112#endif /* CONFIG_DBAU1550 */
113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_FLASH_BANKS_LIST {PHYS_FLASH_1, PHYS_FLASH_2}
Heiko Schocherad882972006-04-11 14:53:29 +0200115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200117#define CONFIG_FLASH_CFI_DRIVER 1
wdenkff36fd82005-01-09 22:28:56 +0000118
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200119#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_MONITOR_LEN (192 << 10)
wdenk5da627a2003-10-09 20:09:04 +0000121
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_INIT_SP_OFFSET 0x400000
wdenk5da627a2003-10-09 20:09:04 +0000123
124/* We boot from this flash, selected with dip switch */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_2
wdenk5da627a2003-10-09 20:09:04 +0000126
127/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Erase */
129#define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenk5da627a2003-10-09 20:09:04 +0000130
wdenk5da627a2003-10-09 20:09:04 +0000131/* Address and size of Primary Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200132#define CONFIG_ENV_ADDR 0xB0030000
133#define CONFIG_ENV_SIZE 0x10000
wdenk5da627a2003-10-09 20:09:04 +0000134
135#define CONFIG_FLASH_16BIT
136
137#define CONFIG_NR_DRAM_BANKS 2
138
wdenkff36fd82005-01-09 22:28:56 +0000139#ifdef CONFIG_DBAU1550
140#define MEM_SIZE 192
141#else
142#define MEM_SIZE 64
143#endif
144
wdenk5da627a2003-10-09 20:09:04 +0000145#define CONFIG_MEMSIZE_IN_BYTES
146
wdenkff36fd82005-01-09 22:28:56 +0000147#ifndef CONFIG_DBAU1550
wdenk5da627a2003-10-09 20:09:04 +0000148/*---ATA PCMCIA ------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */
150#define CONFIG_SYS_PCMCIA_MEM_ADDR 0x20000000
wdenk5da627a2003-10-09 20:09:04 +0000151#define CONFIG_PCMCIA_SLOT_A
152
153#define CONFIG_ATAPI 1
wdenk5da627a2003-10-09 20:09:04 +0000154
155/* We run CF in "true ide" mode or a harddrive via pcmcia */
156#define CONFIG_IDE_PCMCIA 1
157
158/* We only support one slot for now */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
160#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk5da627a2003-10-09 20:09:04 +0000161
wdenk5da627a2003-10-09 20:09:04 +0000162#undef CONFIG_IDE_RESET /* reset for ide not supported */
163
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk5da627a2003-10-09 20:09:04 +0000165
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk5da627a2003-10-09 20:09:04 +0000167
wdenkd4ca31c2004-01-02 14:00:00 +0000168/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_ATA_DATA_OFFSET 8
wdenk5da627a2003-10-09 20:09:04 +0000170
171/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_ATA_REG_OFFSET 0
wdenk5da627a2003-10-09 20:09:04 +0000173
174/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenkff36fd82005-01-09 22:28:56 +0000176#endif /* CONFIG_DBAU1550 */
wdenk5da627a2003-10-09 20:09:04 +0000177
wdenk5da627a2003-10-09 20:09:04 +0000178#endif /* __CONFIG_H */