blob: 9466814172d187424b588c30f5468e7bd70e6aff [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +00002/*
3 * Copyright 2013 Freescale Semiconductor, Inc.
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +00004 */
5
6#include <common.h>
7#include <asm/mmu.h>
8
9struct fsl_e_tlb_entry tlb_table[] = {
10 /* TLB 0 - for temp stack in cache */
11 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
12 MAS3_SX|MAS3_SW|MAS3_SR, 0,
13 0, 0, BOOKE_PAGESZ_4K, 0),
14 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 ,
15 CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
16 MAS3_SX|MAS3_SW|MAS3_SR, 0,
17 0, 0, BOOKE_PAGESZ_4K, 0),
18 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 ,
19 CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
20 MAS3_SX|MAS3_SW|MAS3_SR, 0,
21 0, 0, BOOKE_PAGESZ_4K, 0),
22 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 ,
23 CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
24 MAS3_SX|MAS3_SW|MAS3_SR, 0,
25 0, 0, BOOKE_PAGESZ_4K, 0),
26
27 /* TLB 1 */
28 /* *I*** - Covers boot page */
Prabhakar Kushwahaf64bd7c2013-05-07 11:19:55 +053029 SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
30 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
31 0, 0, BOOKE_PAGESZ_4K, 1),
Prabhakar Kushwahafbe76ae2013-12-11 12:42:11 +053032#ifdef CONFIG_SPL_NAND_BOOT
Prabhakar Kushwahaf64bd7c2013-05-07 11:19:55 +053033 SET_TLB_ENTRY(1, 0xffffe000, 0xffffe000,
34 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
35 0, 10, BOOKE_PAGESZ_4K, 1),
36#endif
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000037
38 /* *I*G* - CCSRBAR (PA) */
39 SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
40 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
41 0, 1, BOOKE_PAGESZ_1M, 1),
42
Priyanka Jain64501c62013-07-02 09:21:04 +053043 /* CCSRBAR (DSP) */
44 SET_TLB_ENTRY(1, CONFIG_SYS_FSL_DSP_CCSRBAR,
45 CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS, MAS3_SW|MAS3_SR,
46 MAS2_I|MAS2_G, 0, 2, BOOKE_PAGESZ_1M, 1),
47
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +053048#ifndef CONFIG_SPL_BUILD
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000049 SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
50 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
51 0, 3, BOOKE_PAGESZ_64M, 1),
52
53 SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE + 0x4000000,
54 CONFIG_SYS_FLASH_BASE_PHYS + 0x4000000,
55 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
56 0, 4, BOOKE_PAGESZ_64M, 1),
57
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000058#ifdef CONFIG_PCI
59 /* *I*G* - PCI */
60 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
61 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
62 0, 6, BOOKE_PAGESZ_256M, 1),
63
64 /* *I*G* - PCI I/O */
65 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
66 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
67 0, 7, BOOKE_PAGESZ_64K, 1),
68#endif
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +053069#endif
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000070
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +053071#if defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)
72 SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
York Sun316f0d02017-12-05 10:57:54 -080073 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M,
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +053074 0, 8, BOOKE_PAGESZ_1G, 1),
75#endif
76
77#ifdef CONFIG_SYS_FPGA_BASE
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000078 /* *I*G - Board FPGA */
79 SET_TLB_ENTRY(1, CONFIG_SYS_FPGA_BASE, CONFIG_SYS_FPGA_BASE_PHYS,
80 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
81 0, 9, BOOKE_PAGESZ_256K, 1),
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +053082#endif
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000083
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +053084#ifdef CONFIG_SYS_NAND_BASE_PHYS
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000085 SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
86 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
87 0, 5, BOOKE_PAGESZ_1M, 1),
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +053088#endif
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000089};
90
91int num_tlb_entries = ARRAY_SIZE(tlb_table);