blob: 48e6df5c279168d312ffcb00fba1626f3f46ffc3 [file] [log] [blame]
wdenk2d24a3a2004-06-09 21:50:45 +00001/*
Wolfgang Denk5797b822006-03-12 01:43:03 +01002 * Copyright (C) 2004-2005 Arabella Software Ltd.
wdenk2d24a3a2004-06-09 21:50:45 +00003 * Yuli Barcohen <yuli@arabellasw.com>
4 *
5 * Support for Analogue&Micro Adder boards family.
6 * Tested on AdderII and Adder87x.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29#if !defined(CONFIG_MPC875) && !defined(CONFIG_MPC852T)
30#define CONFIG_MPC875
31#endif
32
33#define CONFIG_ADDER /* Analogue&Micro Adder board */
34
Wolfgang Denk2ae18242010-10-06 09:05:45 +020035#define CONFIG_SYS_TEXT_BASE 0xFE000000
36
wdenk2d24a3a2004-06-09 21:50:45 +000037#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
38#define CONFIG_BAUDRATE 38400
39
Wolfgang Denk5797b822006-03-12 01:43:03 +010040#define CONFIG_ETHER_ON_FEC1
41#define CONFIG_ETHER_ON_FEC2
Bryan O'Donoghuea6f5f312008-02-15 01:05:58 +000042#define CONFIG_HAS_ETH0
43#define CONFIG_HAS_ETH1
Wolfgang Denk5797b822006-03-12 01:43:03 +010044
45#if defined(CONFIG_ETHER_ON_FEC1) || defined(CONFIG_ETHER_ON_FEC2)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#define CONFIG_SYS_DISCOVER_PHY
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050047#define CONFIG_MII_INIT 1
wdenk2d24a3a2004-06-09 21:50:45 +000048#define FEC_ENET
Wolfgang Denk5797b822006-03-12 01:43:03 +010049#endif /* CONFIG_ETHER_ON_FEC || CONFIG_ETHER_ON_FEC2 */
wdenk2d24a3a2004-06-09 21:50:45 +000050
wdenk66ca92a2004-09-28 17:59:53 +000051#define CONFIG_8xx_OSCLK 10000000 /* 10 MHz oscillator on EXTCLK */
52#define CONFIG_8xx_CPUCLK_DEFAULT 50000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053#define CONFIG_SYS_8xx_CPUCLK_MIN 40000000
wdenk66ca92a2004-09-28 17:59:53 +000054#ifdef CONFIG_MPC852T
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_8xx_CPUCLK_MAX 50000000
wdenk66ca92a2004-09-28 17:59:53 +000056#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_8xx_CPUCLK_MAX 133000000
wdenk66ca92a2004-09-28 17:59:53 +000058#endif /* CONFIG_MPC852T */
wdenk2d24a3a2004-06-09 21:50:45 +000059
wdenk2d24a3a2004-06-09 21:50:45 +000060
Jon Loeliger498ff9a2007-07-05 19:13:52 -050061/*
Jon Loeliger11799432007-07-10 09:02:57 -050062 * BOOTP options
63 */
64#define CONFIG_BOOTP_BOOTFILESIZE
65#define CONFIG_BOOTP_BOOTPATH
66#define CONFIG_BOOTP_GATEWAY
67#define CONFIG_BOOTP_HOSTNAME
68
69
70/*
Jon Loeliger498ff9a2007-07-05 19:13:52 -050071 * Command line configuration.
72 */
73#include <config_cmd_default.h>
74
Wolfgang Denk5728be32007-08-06 01:01:49 +020075#define CONFIG_CMD_DHCP
76#define CONFIG_CMD_IMMAP
77#define CONFIG_CMD_MII
78#define CONFIG_CMD_PING
Jon Loeliger498ff9a2007-07-05 19:13:52 -050079
wdenk2d24a3a2004-06-09 21:50:45 +000080
81#define CONFIG_BOOTDELAY 5 /* Autoboot after 5 seconds */
82#define CONFIG_BOOTCOMMAND "bootm fe040000" /* Autoboot command */
Wolfgang Denk5797b822006-03-12 01:43:03 +010083#define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw mtdparts=1M(ROM)ro,-(root)"
wdenk2d24a3a2004-06-09 21:50:45 +000084
85#define CONFIG_BZIP2 /* Include support for bzip2 compressed images */
86#undef CONFIG_WATCHDOG /* Disable platform specific watchdog */
87
88/*-----------------------------------------------------------------------
89 * Miscellaneous configurable options
90 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
92#define CONFIG_SYS_HUSH_PARSER
93#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
94#define CONFIG_SYS_LONGHELP /* #undef to save memory */
95#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
96#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
97#define CONFIG_SYS_MAXARGS 16 /* Max number of command args */
98#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk2d24a3a2004-06-09 21:50:45 +000099
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_LOAD_ADDR 0x400000 /* Default load address */
wdenk2d24a3a2004-06-09 21:50:45 +0000101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_HZ 1000 /* Decrementer freq: 1 ms ticks */
wdenk2d24a3a2004-06-09 21:50:45 +0000103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk2d24a3a2004-06-09 21:50:45 +0000105
106/*-----------------------------------------------------------------------
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107 * RAM configuration (note that CONFIG_SYS_SDRAM_BASE must be zero)
wdenk2d24a3a2004-06-09 21:50:45 +0000108 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_SDRAM_BASE 0x00000000
110#define CONFIG_SYS_SDRAM_MAX_SIZE 0x01000000 /* Up to 16 Mbyte */
wdenk2d24a3a2004-06-09 21:50:45 +0000111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_MAMR 0x00002114
wdenk2d24a3a2004-06-09 21:50:45 +0000113
wdenk66ca92a2004-09-28 17:59:53 +0000114/*
Wolfgang Denk5797b822006-03-12 01:43:03 +0100115 * 4096 Up to 4096 SDRAM rows
wdenk66ca92a2004-09-28 17:59:53 +0000116 * 1000 factor s -> ms
Wolfgang Denk5797b822006-03-12 01:43:03 +0100117 * 32 PTP (pre-divider from MPTPR)
wdenk66ca92a2004-09-28 17:59:53 +0000118 * 4 Number of refresh cycles per period
119 * 64 Refresh cycle in ms per number of rows
120 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
wdenk66ca92a2004-09-28 17:59:53 +0000122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
124#define CONFIG_SYS_MEMTEST_END 0x00500000 /* 1 ... 5 MB in SDRAM */
wdenk2d24a3a2004-06-09 21:50:45 +0000125
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_RESET_ADDRESS 0x09900000
wdenk2d24a3a2004-06-09 21:50:45 +0000127
128/*-----------------------------------------------------------------------
129 * For booting Linux, the board info and command line data
130 * have to be in the first 8 MB of memory, since this is
131 * the maximum mapped by the Linux kernel during initialization.
132 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk2d24a3a2004-06-09 21:50:45 +0000134
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200135#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 KB for Monitor */
wdenk2d24a3a2004-06-09 21:50:45 +0000137#ifdef CONFIG_BZIP2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_MALLOC_LEN (2500 << 10) /* Reserve ~2.5 MB for malloc() */
wdenk2d24a3a2004-06-09 21:50:45 +0000139#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
wdenk2d24a3a2004-06-09 21:50:45 +0000141#endif /* CONFIG_BZIP2 */
142
143/*-----------------------------------------------------------------------
144 * Flash organisation
145 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_FLASH_BASE 0xFE000000
147#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200148#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
150#define CONFIG_SYS_MAX_FLASH_SECT 128 /* Max num of sects on one chip */
wdenk2d24a3a2004-06-09 21:50:45 +0000151
152/* Environment is in flash */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200153#define CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200154#define CONFIG_ENV_SECT_SIZE 0x10000 /* We use one complete sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
wdenk2d24a3a2004-06-09 21:50:45 +0000156
Wolfgang Denk5797b822006-03-12 01:43:03 +0100157#define CONFIG_ENV_OVERWRITE
158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_OR0_PRELIM 0xFF000774
160#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_MS_GPCM | BR_V)
wdenk2d24a3a2004-06-09 21:50:45 +0000161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_DIRECT_FLASH_TFTP
wdenk26238132004-07-09 22:51:01 +0000163
wdenk2d24a3a2004-06-09 21:50:45 +0000164/*-----------------------------------------------------------------------
165 * Internal Memory Map Register
166 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_IMMR 0xFF000000
wdenk2d24a3a2004-06-09 21:50:45 +0000168
169/*-----------------------------------------------------------------------
170 * Definitions for initial stack pointer and data area (in DPRAM)
171 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200173#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200174#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk2d24a3a2004-06-09 21:50:45 +0000176
177/*-----------------------------------------------------------------------
178 * Configuration registers
179 */
180#ifdef CONFIG_WATCHDOG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
wdenk2d24a3a2004-06-09 21:50:45 +0000182 SYPCR_SWF | SYPCR_SWE | SYPCR_SWRI | \
183 SYPCR_SWP)
184#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
wdenk2d24a3a2004-06-09 21:50:45 +0000186 SYPCR_SWF | SYPCR_SWP)
187#endif /* CONFIG_WATCHDOG */
188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_SIUMCR (SIUMCR_MLRC01 | SIUMCR_DBGC11)
wdenk2d24a3a2004-06-09 21:50:45 +0000190
191/* TBSCR - Time Base Status and Control Register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_TBSCR (TBSCR_TBF | TBSCR_TBE)
wdenk2d24a3a2004-06-09 21:50:45 +0000193
194/* PISCR - Periodic Interrupt Status and Control */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk2d24a3a2004-06-09 21:50:45 +0000196
197/* PLPRCR - PLL, Low-Power, and Reset Control Register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198/* #define CONFIG_SYS_PLPRCR PLPRCR_TEXPS */
wdenk2d24a3a2004-06-09 21:50:45 +0000199
200/* SCCR - System Clock and reset Control Register */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200201#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_SCCR SCCR_RTSEL
wdenk2d24a3a2004-06-09 21:50:45 +0000203
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_DER 0
wdenk2d24a3a2004-06-09 21:50:45 +0000205
206/*-----------------------------------------------------------------------
207 * Cache Configuration
208 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx chips */
wdenk2d24a3a2004-06-09 21:50:45 +0000210
Bryan O'Donoghuea6f5f312008-02-15 01:05:58 +0000211/* pass open firmware flat tree */
212#define CONFIG_OF_LIBFDT 1
213#define CONFIG_OF_BOARD_SETUP 1
214
wdenk2d24a3a2004-06-09 21:50:45 +0000215#endif /* __CONFIG_H */