Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2004 |
| 3 | * Texas Instruments. |
| 4 | * Richard Woodruff <r-woodruff2@ti.com> |
| 5 | * Kshitij Gupta <kshitij@ti.com> |
| 6 | * |
Magnus Lilja | 7064122 | 2008-04-15 19:09:10 +0200 | [diff] [blame] | 7 | * Configuration settings for the LogicPD i.MX31 Litekit board. |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 8 | * |
| 9 | * See file CREDITS for list of people who contributed to this |
| 10 | * project. |
| 11 | * |
| 12 | * This program is free software; you can redistribute it and/or |
| 13 | * modify it under the terms of the GNU General Public License as |
| 14 | * published by the Free Software Foundation; either version 2 of |
| 15 | * the License, or (at your option) any later version. |
| 16 | * |
| 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; if not, write to the Free Software |
| 24 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 25 | * MA 02111-1307 USA |
| 26 | */ |
| 27 | |
| 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
Stefano Babic | 8627111 | 2011-03-14 15:43:56 +0100 | [diff] [blame] | 31 | #include <asm/arch/imx-regs.h> |
Magnus Lilja | e7ae84d | 2008-04-20 10:36:36 +0200 | [diff] [blame] | 32 | |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 33 | /* High Level Configuration Options */ |
| 34 | #define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */ |
| 35 | #define CONFIG_MX31 1 /* in a mx31 */ |
| 36 | #define CONFIG_MX31_HCLK_FREQ 26000000 |
| 37 | #define CONFIG_MX31_CLK32 32000 |
| 38 | |
| 39 | #define CONFIG_DISPLAY_CPUINFO |
| 40 | #define CONFIG_DISPLAY_BOARDINFO |
| 41 | |
Fabio Estevam | ac88e66 | 2011-06-06 03:13:36 +0000 | [diff] [blame] | 42 | #define CONFIG_SYS_TEXT_BASE 0xa0000000 |
| 43 | |
Fabio Estevam | 4c41438 | 2011-09-22 08:07:17 +0000 | [diff] [blame] | 44 | #define CONFIG_MACH_TYPE MACH_TYPE_MX31LITE |
| 45 | |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 46 | /* Temporarily disabled */ |
| 47 | #if 0 |
| 48 | #define CONFIG_OF_LIBFDT 1 |
| 49 | #define CONFIG_FIT 1 |
| 50 | #define CONFIG_FIT_VERBOSE 1 |
| 51 | #endif |
| 52 | |
| 53 | #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ |
| 54 | #define CONFIG_SETUP_MEMORY_TAGS 1 |
| 55 | #define CONFIG_INITRD_TAG 1 |
| 56 | |
| 57 | /* |
| 58 | * Size of malloc() pool |
| 59 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 60 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024) |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 61 | |
| 62 | /* |
| 63 | * Hardware drivers |
| 64 | */ |
| 65 | |
Stefano Babic | 40f6fff | 2011-11-22 15:22:39 +0100 | [diff] [blame] | 66 | #define CONFIG_MXC_UART |
| 67 | #define CONFIG_MXC_UART_BASE UART1_BASE |
Stefano Babic | 87e14f0 | 2011-08-26 11:54:05 +0200 | [diff] [blame] | 68 | #define CONFIG_MXC_GPIO |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 69 | |
Magnus Lilja | f9204e1 | 2008-04-20 10:38:12 +0200 | [diff] [blame] | 70 | #define CONFIG_HARD_SPI 1 |
| 71 | #define CONFIG_MXC_SPI 1 |
Haavard Skinnemoen | d255bb0 | 2008-05-16 11:10:31 +0200 | [diff] [blame] | 72 | #define CONFIG_DEFAULT_SPI_BUS 1 |
Stefano Babic | 9f481e9 | 2010-08-23 20:41:19 +0200 | [diff] [blame] | 73 | #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH) |
Magnus Lilja | f9204e1 | 2008-04-20 10:38:12 +0200 | [diff] [blame] | 74 | |
Stefano Babic | 2672d5d | 2011-10-08 11:01:52 +0200 | [diff] [blame] | 75 | /* PMIC Controller */ |
| 76 | #define CONFIG_PMIC |
| 77 | #define CONFIG_PMIC_SPI |
| 78 | #define CONFIG_PMIC_FSL |
Stefano Babic | dfe5e14 | 2010-04-16 17:11:19 +0200 | [diff] [blame] | 79 | #define CONFIG_FSL_PMIC_BUS 1 |
| 80 | #define CONFIG_FSL_PMIC_CS 0 |
| 81 | #define CONFIG_FSL_PMIC_CLK 1000000 |
Stefano Babic | 9f481e9 | 2010-08-23 20:41:19 +0200 | [diff] [blame] | 82 | #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH) |
Stefano Babic | 2672d5d | 2011-10-08 11:01:52 +0200 | [diff] [blame] | 83 | #define CONFIG_FSL_PMIC_BITLEN 32 |
Fabio Estevam | 4e8b754 | 2011-10-24 06:44:15 +0000 | [diff] [blame] | 84 | #define CONFIG_RTC_MC13XXX |
Magnus Lilja | f9204e1 | 2008-04-20 10:38:12 +0200 | [diff] [blame] | 85 | |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 86 | /* allow to overwrite serial and ethaddr */ |
| 87 | #define CONFIG_ENV_OVERWRITE |
| 88 | #define CONFIG_CONS_INDEX 1 |
| 89 | #define CONFIG_BAUDRATE 115200 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 90 | #define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200} |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 91 | |
| 92 | /*********************************************************** |
| 93 | * Command definition |
| 94 | ***********************************************************/ |
| 95 | |
| 96 | #include <config_cmd_default.h> |
| 97 | |
| 98 | #define CONFIG_CMD_MII |
| 99 | #define CONFIG_CMD_PING |
Magnus Lilja | f9204e1 | 2008-04-20 10:38:12 +0200 | [diff] [blame] | 100 | #define CONFIG_CMD_SPI |
| 101 | #define CONFIG_CMD_DATE |
Magnus Lilja | ba6adeb | 2010-04-23 20:30:49 +0200 | [diff] [blame] | 102 | #define CONFIG_CMD_NAND |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 103 | |
| 104 | #define CONFIG_BOOTDELAY 3 |
| 105 | |
| 106 | #define CONFIG_NETMASK 255.255.255.0 |
| 107 | #define CONFIG_IPADDR 192.168.23.168 |
| 108 | #define CONFIG_SERVERIP 192.168.23.2 |
| 109 | |
| 110 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 111 | "bootargs_base=setenv bootargs console=ttySMX0,115200\0" \ |
| 112 | "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \ |
| 113 | "bootcmd=run bootcmd_net\0" \ |
| 114 | "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; tftpboot 0x80000000 uImage-mx31; bootm\0" \ |
| 115 | "prg_uboot=tftpboot 0x80000000 u-boot-imx31_litekit.bin; protect off all; erase 0xa00d0000 0xa01effff; cp.b 0x80000000 0xa00d0000 $(filesize)\0" |
| 116 | |
| 117 | |
Ben Warren | 736fead | 2009-07-20 22:01:11 -0700 | [diff] [blame] | 118 | #define CONFIG_SMC911X 1 |
| 119 | #define CONFIG_SMC911X_BASE (CS4_BASE + 0x00020000) |
| 120 | #define CONFIG_SMC911X_32_BIT 1 |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 121 | |
| 122 | /* |
| 123 | * Miscellaneous configurable options |
| 124 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 125 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 126 | #define CONFIG_SYS_PROMPT "uboot> " |
| 127 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 128 | /* Print Buffer Size */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 129 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) |
| 130 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 131 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 132 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 133 | #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */ |
| 134 | #define CONFIG_SYS_MEMTEST_END 0x10000 |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 135 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 136 | #define CONFIG_SYS_LOAD_ADDR 0 /* default load address */ |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 137 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 138 | #define CONFIG_SYS_HZ 1000 |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 139 | |
| 140 | #define CONFIG_CMDLINE_EDITING 1 |
| 141 | |
| 142 | /*----------------------------------------------------------------------- |
| 143 | * Stack sizes |
| 144 | * |
| 145 | * The stack sizes are set up in start.S using the settings below |
| 146 | */ |
| 147 | #define CONFIG_STACKSIZE (128 * 1024) /* regular stack */ |
| 148 | |
| 149 | /*----------------------------------------------------------------------- |
| 150 | * Physical Memory Map |
| 151 | */ |
| 152 | #define CONFIG_NR_DRAM_BANKS 1 |
Magnus Lilja | e7ae84d | 2008-04-20 10:36:36 +0200 | [diff] [blame] | 153 | #define PHYS_SDRAM_1 CSD0_BASE |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 154 | #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024) |
Fabio Estevam | 4e37731 | 2011-06-05 14:56:02 +0000 | [diff] [blame] | 155 | #define CONFIG_BOARD_EARLY_INIT_F |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 156 | |
Fabio Estevam | 7a5faf0 | 2011-09-22 08:07:13 +0000 | [diff] [blame] | 157 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
Magnus Lilja | 68a75d0 | 2010-10-16 19:47:06 +0200 | [diff] [blame] | 158 | #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 159 | #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 160 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Magnus Lilja | 68a75d0 | 2010-10-16 19:47:06 +0200 | [diff] [blame] | 161 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET) |
| 162 | |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 163 | /*----------------------------------------------------------------------- |
| 164 | * FLASH and environment organization |
| 165 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 166 | #define CONFIG_SYS_FLASH_BASE CS0_BASE |
| 167 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 168 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */ |
| 169 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */ |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 170 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 171 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x001f0000) |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 172 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 173 | #define CONFIG_ENV_SECT_SIZE (64 * 1024) |
| 174 | #define CONFIG_ENV_SIZE (64 * 1024) |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 175 | |
| 176 | /*----------------------------------------------------------------------- |
| 177 | * CFI FLASH driver setup |
| 178 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | #define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */ |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 180 | #define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 181 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */ |
| 182 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */ |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 183 | |
| 184 | /* timeout values are in ticks */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_FLASH_ERASE_TOUT (100*CONFIG_SYS_HZ) /* Timeout for Flash Erase */ |
| 186 | #define CONFIG_SYS_FLASH_WRITE_TOUT (100*CONFIG_SYS_HZ) /* Timeout for Flash Write */ |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 187 | |
| 188 | /* |
| 189 | * JFFS2 partitions |
| 190 | */ |
Stefan Roese | 68d7d65 | 2009-03-19 13:30:36 +0100 | [diff] [blame] | 191 | #undef CONFIG_CMD_MTDPARTS |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 192 | #define CONFIG_JFFS2_DEV "nor0" |
| 193 | |
Magnus Lilja | ba6adeb | 2010-04-23 20:30:49 +0200 | [diff] [blame] | 194 | /* |
| 195 | * NAND flash |
| 196 | */ |
| 197 | #define CONFIG_NAND_MXC |
| 198 | #define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR |
| 199 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
| 200 | #define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR |
| 201 | #define CONFIG_MXC_NAND_HWECC |
| 202 | |
Sascha Hauer | caebc95 | 2008-03-26 20:41:09 +0100 | [diff] [blame] | 203 | #endif /* __CONFIG_H */ |