blob: 9afd86484bb288140354d7d3f9be5cc0f4cf7088 [file] [log] [blame]
Tom Warrenf01b6312012-12-11 13:34:18 +00001/*
2 * (C) Copyright 2010-2012
3 * NVIDIA Corporation <www.nvidia.com>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Tom Warrenf01b6312012-12-11 13:34:18 +00006 */
7
8#ifndef _TEGRA30_COMMON_H_
9#define _TEGRA30_COMMON_H_
10#include "tegra-common.h"
11
Thierry Reding0d79f4f2013-07-18 12:13:40 -070012/* Cortex-A9 uses a cache line size of 32 bytes */
13#define CONFIG_SYS_CACHELINE_SIZE 32
14
Tom Warrenf01b6312012-12-11 13:34:18 +000015/*
Stephen Warrenc44bb3a2013-02-26 12:28:28 +000016 * Errata configuration
17 */
18#define CONFIG_ARM_ERRATA_743622
19#define CONFIG_ARM_ERRATA_751472
20
21/*
Tom Warrenf01b6312012-12-11 13:34:18 +000022 * NS16550 Configuration
23 */
24#define V_NS16550_CLK 408000000 /* 408MHz (pllp_out0) */
25
Tom Warrenf01b6312012-12-11 13:34:18 +000026/*
27 * Miscellaneous configurable options
28 */
Tom Warrenf01b6312012-12-11 13:34:18 +000029#define CONFIG_STACKBASE 0x82800000 /* 40MB */
30
31/*-----------------------------------------------------------------------
32 * Physical Memory Map
33 */
Stephen Warren930c5142015-09-23 12:34:01 -060034#define CONFIG_SYS_TEXT_BASE 0x80110000
Tom Warrenf01b6312012-12-11 13:34:18 +000035
36/*
37 * Memory layout for where various images get loaded by boot scripts:
38 *
39 * scriptaddr can be pretty much anywhere that doesn't conflict with something
40 * else. Put it above BOOTMAPSZ to eliminate conflicts.
41 *
Stephen Warrenf940c722014-02-05 09:24:59 -070042 * pxefile_addr_r can be pretty much anywhere that doesn't conflict with
43 * something else. Put it above BOOTMAPSZ to eliminate conflicts.
44 *
Tom Warrenf01b6312012-12-11 13:34:18 +000045 * kernel_addr_r must be within the first 128M of RAM in order for the
46 * kernel's CONFIG_AUTO_ZRELADDR option to work. Since the kernel will
47 * decompress itself to 0x8000 after the start of RAM, kernel_addr_r
48 * should not overlap that area, or the kernel will have to copy itself
49 * somewhere else before decompression. Similarly, the address of any other
50 * data passed to the kernel shouldn't overlap the start of RAM. Pushing
51 * this up to 16M allows for a sizable kernel to be decompressed below the
52 * compressed load address.
53 *
54 * fdt_addr_r simply shouldn't overlap anything else. Choosing 32M allows for
55 * the compressed kernel to be up to 16M too.
56 *
57 * ramdisk_addr_r simply shouldn't overlap anything else. Choosing 33M allows
58 * for the FDT/DTB to be up to 1M, which is hopefully plenty.
59 */
Stephen Warren48cfca22015-04-01 15:40:53 -060060#define CONFIG_LOADADDR 0x81000000
Tom Warrenf01b6312012-12-11 13:34:18 +000061#define MEM_LAYOUT_ENV_SETTINGS \
62 "scriptaddr=0x90000000\0" \
Stephen Warrenf940c722014-02-05 09:24:59 -070063 "pxefile_addr_r=0x90100000\0" \
Stephen Warren48cfca22015-04-01 15:40:53 -060064 "kernel_addr_r=" __stringify(CONFIG_LOADADDR) "\0" \
Tom Warrenf01b6312012-12-11 13:34:18 +000065 "fdt_addr_r=0x82000000\0" \
66 "ramdisk_addr_r=0x82100000\0"
67
68/* Defines for SPL */
69#define CONFIG_SPL_TEXT_BASE 0x80108000
70#define CONFIG_SYS_SPL_MALLOC_START 0x80090000
71#define CONFIG_SPL_STACK 0x800ffffc
72
Jim Lind6cf7072013-06-21 19:05:48 +080073/* For USB EHCI controller */
74#define CONFIG_EHCI_IS_TDI
Jim Lin81d21e92013-11-06 14:03:44 +080075#define CONFIG_USB_EHCI_TXFIFO_THRESH 0x10
Stephen Warrenf75dc782014-02-10 13:11:53 -070076#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 1
Jim Lind6cf7072013-06-21 19:05:48 +080077
Tom Warrenf01b6312012-12-11 13:34:18 +000078#endif /* _TEGRA30_COMMON_H_ */