blob: b31c2bb371f9b81b85b7b56eb9994f7392f8d3c1 [file] [log] [blame]
Jon Loeliger0cde4b02007-04-11 16:50:57 -05001/*
2 * Copyright 2007 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8544ds board configuration file
25 *
26 */
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/* High Level Configuration Options */
31#define CONFIG_BOOKE 1 /* BOOKE */
32#define CONFIG_E500 1 /* BOOKE e500 family */
33#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
34#define CONFIG_MPC8544 1
35#define CONFIG_MPC8544DS 1
36
Ed Swarthout837f1ba2007-07-27 01:50:51 -050037#define CONFIG_PCI 1 /* Enable PCI/PCIE */
38#define CONFIG_PCI1 1 /* PCI controller 1 */
39#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
40#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
41#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
42#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala8ff3de62007-12-07 12:17:34 -060043#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050044#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050045
Kumar Gala4bcae9c2008-01-16 01:16:16 -060046#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
47
Ed Swarthout837f1ba2007-07-27 01:50:51 -050048#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050049#define CONFIG_ENV_OVERWRITE
Ed Swarthout837f1ba2007-07-27 01:50:51 -050050#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050051
52/*
53 * When initializing flash, if we cannot find the manufacturer ID,
54 * assume this is the AMD flash associated with the CDS board.
55 * This allows booting from a promjet.
56 */
57#define CONFIG_ASSUME_AMD_FLASH
58
Jon Loeliger0cde4b02007-04-11 16:50:57 -050059#ifndef __ASSEMBLY__
60extern unsigned long get_board_sys_clk(unsigned long dummy);
61#endif
62#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
63
64/*
65 * These can be toggled for performance analysis, otherwise use default.
66 */
Ed Swarthout837f1ba2007-07-27 01:50:51 -050067#define CONFIG_L2_CACHE /* toggle L2 cache */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050068#define CONFIG_BTB /* toggle branch predition */
69#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050070
71/*
72 * Only possible on E500 Version 2 or newer cores.
73 */
74#define CONFIG_ENABLE_36BIT_PHYS 1
75
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
77#define CONFIG_SYS_MEMTEST_END 0x00400000
Ed Swarthout837f1ba2007-07-27 01:50:51 -050078#define CONFIG_PANIC_HANG /* do not reset board on panic */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050079
80/*
81 * Base addresses -- Note these are effective addresses where the
82 * actual resources get mapped (not physical addresses)
83 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
85#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
86#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
87#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050088
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
90#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
91#define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
92#define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_CCSRBAR+0xb000)
Jon Loeliger0cde4b02007-04-11 16:50:57 -050093
Kumar Gala1167a2f2008-08-26 08:02:30 -050094/* DDR Setup */
95#define CONFIG_FSL_DDR2
96#undef CONFIG_FSL_DDR_INTERACTIVE
97#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
98#define CONFIG_DDR_SPD
Jon Loeliger0cde4b02007-04-11 16:50:57 -050099
Dave Liu9b0ad1b2008-10-28 17:53:38 +0800100#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Gala1167a2f2008-08-26 08:02:30 -0500101#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
102
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
104#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala1167a2f2008-08-26 08:02:30 -0500105#define CONFIG_VERY_BIG_RAM
106
107#define CONFIG_NUM_DDR_CONTROLLERS 1
108#define CONFIG_DIMM_SLOTS_PER_CTLR 1
109#define CONFIG_CHIP_SELECTS_PER_CTRL 2
110
111/* I2C addresses of SPD EEPROMs */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500112#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
113
Kumar Gala1167a2f2008-08-26 08:02:30 -0500114/* Make sure required options are set */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500115#ifndef CONFIG_SPD_EEPROM
116#error ("CONFIG_SPD_EEPROM is required")
117#endif
118
119#undef CONFIG_CLOCKS_IN_MHZ
120
121/*
122 * Memory map
123 *
124 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
125 *
126 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
127 *
128 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
129 *
130 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
131 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
132 *
133 * Localbus cacheable
134 *
135 * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable
136 * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0
137 *
138 * Localbus non-cacheable
139 *
140 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable
141 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
142 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
143 *
144 */
145
146/*
147 * Local Bus Definitions
148 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* boot TLB */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500150
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500152
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_BR0_PRELIM 0xff801001
154#define CONFIG_SYS_BR1_PRELIM 0xfe801001
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500155
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_OR0_PRELIM 0xff806e65
157#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_FLASH_QUIET_TEST
162#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
163#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
164#undef CONFIG_SYS_FLASH_CHECKSUM
165#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
166#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala81e56e92008-06-09 18:55:38 -0500167#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500170
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200171#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_FLASH_CFI
173#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500176
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */
178#define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */
181#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500182
Kim Phillips7608d752007-08-21 17:00:17 -0500183#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500184#define PIXIS_BASE 0xf8100000 /* PIXIS registers */
185#define PIXIS_ID 0x0 /* Board ID at offset 0 */
186#define PIXIS_VER 0x1 /* Board version at offset 1 */
187#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
188#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
189#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch
190 * register */
191#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
192#define PIXIS_VCTL 0x10 /* VELA Control Register */
193#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
194#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
195#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
196#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
197#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
198#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
199#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Andy Fleming5a8a1632008-08-31 16:33:30 -0500200#define PIXIS_VSPEED2 0x1d /* VELA VSpeed 2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Andy Fleming5a8a1632008-08-31 16:33:30 -0500202#define PIXIS_VSPEED2_TSEC1SER 0x2
203#define PIXIS_VSPEED2_TSEC3SER 0x1
204#define PIXIS_VCFGEN1_TSEC1SER 0x20
205#define PIXIS_VCFGEN1_TSEC3SER 0x40
Liu Yubff188b2008-10-10 11:40:58 +0800206#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER)
207#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500208
209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_INIT_RAM_LOCK 1
211#define CONFIG_SYS_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */
212#define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500213
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
216#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
217#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500218
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
220#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500221
222/* Serial Port - controlled on board with jumper J8
223 * open - index 2
224 * shorted - index 1
225 */
226#define CONFIG_CONS_INDEX 1
227#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_NS16550
229#define CONFIG_SYS_NS16550_SERIAL
230#define CONFIG_SYS_NS16550_REG_SIZE 1
231#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500232
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500234 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
235
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
237#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500238
239/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_HUSH_PARSER
241#ifdef CONFIG_SYS_HUSH_PARSER
242#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500243#endif
244
245/* pass open firmware flat tree */
Kumar Galaaddce572007-11-26 17:12:24 -0600246#define CONFIG_OF_LIBFDT 1
247#define CONFIG_OF_BOARD_SETUP 1
248#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500249
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_64BIT_STRTOUL 1
251#define CONFIG_SYS_64BIT_VSPRINTF 1
Kumar Gala1167a2f2008-08-26 08:02:30 -0500252
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500253/* I2C */
254#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
255#define CONFIG_HARD_I2C /* I2C with hardware support */
256#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
258#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
259#define CONFIG_SYS_I2C_SLAVE 0x7F
260#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
261#define CONFIG_SYS_I2C_OFFSET 0x3100
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500262
263/*
264 * General PCI
265 * Memory space is mapped 1-1, but I/O space must start from 0.
266 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */
268#define CONFIG_SYS_PCI_PHYS 0xc0000000 /* 512M PCI TLB */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500269
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_PCI1_MEM_BASE 0xc0000000
271#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
272#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
273#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
274#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
275#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500276
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500277/* controller 2, Slot 1, tgtid 1, Base address 9000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_PCIE2_MEM_BASE 0x80000000
279#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BASE
280#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
281#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
282#define CONFIG_SYS_PCIE2_IO_PHYS 0xe1010000
283#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500284
285/* controller 1, Slot 2,tgtid 2, Base address a000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_PCIE1_MEM_BASE 0xa0000000
287#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BASE
288#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
289#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
290#define CONFIG_SYS_PCIE1_IO_PHYS 0xe1020000
291#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500292
293/* controller 3, direct to uli, tgtid 3, Base address b000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_PCIE3_MEM_BASE 0xb0000000
295#define CONFIG_SYS_PCIE3_MEM_PHYS CONFIG_SYS_PCIE3_MEM_BASE
296#define CONFIG_SYS_PCIE3_MEM_SIZE 0x00100000 /* 1M */
297#define CONFIG_SYS_PCIE3_IO_BASE 0x00000000
298#define CONFIG_SYS_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */
299#define CONFIG_SYS_PCIE3_IO_SIZE 0x00100000 /* 1M */
300#define CONFIG_SYS_PCIE3_MEM_BASE2 0xb0200000
301#define CONFIG_SYS_PCIE3_MEM_PHYS2 CONFIG_SYS_PCIE3_MEM_BASE2
302#define CONFIG_SYS_PCIE3_MEM_SIZE2 0x00200000 /* 1M */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500303
304#if defined(CONFIG_PCI)
305
Kumar Gala630d9bf2008-07-14 14:07:03 -0500306/*PCIE video card used*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_PHYS
Kumar Gala630d9bf2008-07-14 14:07:03 -0500308
309/*PCI video card used*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_PHYS*/
Kumar Gala630d9bf2008-07-14 14:07:03 -0500311
312/* video */
313#define CONFIG_VIDEO
314
315#if defined(CONFIG_VIDEO)
316#define CONFIG_BIOSEMU
317#define CONFIG_CFB_CONSOLE
318#define CONFIG_VIDEO_SW_CURSOR
319#define CONFIG_VGA_AS_SINGLE_DEVICE
320#define CONFIG_ATI_RADEON_FB
321#define CONFIG_VIDEO_LOGO
322/*#define CONFIG_CONSOLE_CURSOR*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala630d9bf2008-07-14 14:07:03 -0500324#endif
325
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500326#define CONFIG_NET_MULTI
327#define CONFIG_PCI_PNP /* do pci plug-and-play */
328
329#undef CONFIG_EEPRO100
330#undef CONFIG_TULIP
331#define CONFIG_RTL8139
332
333#ifdef CONFIG_RTL8139
334/* This macro is used by RTL8139 but not defined in PPC architecture */
335#define KSEG1ADDR(x) (x)
336#define _IO_BASE 0x00000000
337#endif
338
339#ifndef CONFIG_PCI_PNP
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE
341 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BASE
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500342 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
343#endif
344
345#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
346#define CONFIG_DOS_PARTITION
347#define CONFIG_SCSI_AHCI
348
349#ifdef CONFIG_SCSI_AHCI
350#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
352#define CONFIG_SYS_SCSI_MAX_LUN 1
353#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
354#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500355#endif /* SCSCI */
356
357#endif /* CONFIG_PCI */
358
359
360#if defined(CONFIG_TSEC_ENET)
361
362#ifndef CONFIG_NET_MULTI
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500363#define CONFIG_NET_MULTI 1
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500364#endif
365
366#define CONFIG_MII 1 /* MII PHY management */
367#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
Kim Phillips255a35772007-05-16 16:52:19 -0500368#define CONFIG_TSEC1 1
369#define CONFIG_TSEC1_NAME "eTSEC1"
370#define CONFIG_TSEC3 1
371#define CONFIG_TSEC3_NAME "eTSEC3"
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500372
Liu Yubff188b2008-10-10 11:40:58 +0800373#define CONFIG_PIXIS_SGMII_CMD
Andy Fleming652f7c22008-08-31 16:33:28 -0500374#define CONFIG_FSL_SGMII_RISER 1
375#define SGMII_RISER_PHY_OFFSET 0x1c
376
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500377#define TSEC1_PHY_ADDR 0
378#define TSEC3_PHY_ADDR 1
379
Andy Fleming3a790132007-08-15 20:03:25 -0500380#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
381#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
382
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500383#define TSEC1_PHYIDX 0
384#define TSEC3_PHYIDX 0
385
386#define CONFIG_ETHPRIME "eTSEC1"
387
388#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500389#endif /* CONFIG_TSEC_ENET */
390
391/*
392 * Environment
393 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200394#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200396#define CONFIG_ENV_ADDR 0xfff80000
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500397#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x70000)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500399#endif
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200400#define CONFIG_ENV_SIZE 0x2000
401#define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500402
403#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500405
Jon Loeliger2835e512007-06-13 13:22:08 -0500406/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500407 * BOOTP options
408 */
409#define CONFIG_BOOTP_BOOTFILESIZE
410#define CONFIG_BOOTP_BOOTPATH
411#define CONFIG_BOOTP_GATEWAY
412#define CONFIG_BOOTP_HOSTNAME
413
414
415/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500416 * Command line configuration.
417 */
418#include <config_cmd_default.h>
419
420#define CONFIG_CMD_PING
421#define CONFIG_CMD_I2C
422#define CONFIG_CMD_MII
Kumar Gala82ac8c92007-12-07 12:04:30 -0600423#define CONFIG_CMD_ELF
Kumar Gala1c9aa762008-09-22 23:40:42 -0500424#define CONFIG_CMD_IRQ
425#define CONFIG_CMD_SETEXPR
Jon Loeliger2835e512007-06-13 13:22:08 -0500426
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500427#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500428 #define CONFIG_CMD_PCI
429 #define CONFIG_CMD_BEDBUG
430 #define CONFIG_CMD_NET
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500431 #define CONFIG_CMD_SCSI
432 #define CONFIG_CMD_EXT2
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500433#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500434
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500435
436#undef CONFIG_WATCHDOG /* watchdog disabled */
437
438/*
439 * Miscellaneous configurable options
440 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200441#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kumar Gala50c03c82007-11-27 22:42:34 -0600442#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200443#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
444#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger2835e512007-06-13 13:22:08 -0500445#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200446#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500447#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200448#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500449#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200450#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
451#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
452#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
453#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500454
455/*
456 * For booting Linux, the board info and command line data
457 * have to be in the first 8 MB of memory, since this is
458 * the maximum mapped by the Linux kernel during initialization.
459 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200460#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500461
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500462/*
463 * Internal Definitions
464 *
465 * Boot Flags
466 */
467#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
468#define BOOTFLAG_WARM 0x02 /* Software reboot */
469
Jon Loeliger2835e512007-06-13 13:22:08 -0500470#if defined(CONFIG_CMD_KGDB)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500471#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
472#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
473#endif
474
475/*
476 * Environment Configuration
477 */
478
479/* The mac addresses for all ethernet interface */
480#if defined(CONFIG_TSEC_ENET)
Kumar Galaea5877e2007-08-16 11:01:21 -0500481#define CONFIG_HAS_ETH0
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500482#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
483#define CONFIG_HAS_ETH1
484#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500485#endif
486
487#define CONFIG_IPADDR 192.168.1.251
488
489#define CONFIG_HOSTNAME 8544ds_unknown
490#define CONFIG_ROOTPATH /nfs/mpc85xx
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500491#define CONFIG_BOOTFILE 8544ds/uImage.uboot
492#define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500493
Kumar Gala50c03c82007-11-27 22:42:34 -0600494#define CONFIG_SERVERIP 192.168.1.1
495#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500496#define CONFIG_NETMASK 255.255.0.0
497
498#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
499
500#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500501#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500502
503#define CONFIG_BAUDRATE 115200
504
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500505#define CONFIG_EXTRA_ENV_SETTINGS \
506 "netdev=eth0\0" \
507 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
508 "tftpflash=tftpboot $loadaddr $uboot; " \
509 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
510 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
511 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
512 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
513 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500514 "consoledev=ttyS0\0" \
515 "ramdiskaddr=2000000\0" \
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500516 "ramdiskfile=8544ds/ramdisk.uboot\0" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600517 "fdtaddr=c00000\0" \
518 "fdtfile=8544ds/mpc8544ds.dtb\0" \
519 "bdev=sda3\0"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500520
521#define CONFIG_NFSBOOTCOMMAND \
522 "setenv bootargs root=/dev/nfs rw " \
523 "nfsroot=$serverip:$rootpath " \
524 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
525 "console=$consoledev,$baudrate $othbootargs;" \
526 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600527 "tftp $fdtaddr $fdtfile;" \
528 "bootm $loadaddr - $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500529
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500530#define CONFIG_RAMBOOTCOMMAND \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500531 "setenv bootargs root=/dev/ram rw " \
532 "console=$consoledev,$baudrate $othbootargs;" \
533 "tftp $ramdiskaddr $ramdiskfile;" \
534 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600535 "tftp $fdtaddr $fdtfile;" \
536 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500537
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500538#define CONFIG_BOOTCOMMAND \
539 "setenv bootargs root=/dev/$bdev rw " \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500540 "console=$consoledev,$baudrate $othbootargs;" \
541 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600542 "tftp $fdtaddr $fdtfile;" \
543 "bootm $loadaddr - $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500544
545#endif /* __CONFIG_H */