blob: b69a9feb8241298d9b797411b984ef55c717732d [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Stephen Warrenba4dfef2016-10-21 14:46:47 -06002/*
3 * Copyright (c) 2016, NVIDIA CORPORATION.
4 *
Stephen Warrenba4dfef2016-10-21 14:46:47 -06005 * Portions based on U-Boot's rtl8169.c.
6 */
7
8/*
9 * This driver supports the Synopsys Designware Ethernet QOS (Quality Of
10 * Service) IP block. The IP supports multiple options for bus type, clocking/
11 * reset structure, and feature list.
12 *
13 * The driver is written such that generic core logic is kept separate from
14 * configuration-specific logic. Code that interacts with configuration-
15 * specific resources is split out into separate functions to avoid polluting
16 * common code. If/when this driver is enhanced to support multiple
17 * configurations, the core code should be adapted to call all configuration-
18 * specific functions through function pointers, with the definition of those
19 * function pointers being supplied by struct udevice_id eqos_ids[]'s .data
20 * field.
21 *
22 * The following configurations are currently supported:
23 * tegra186:
24 * NVIDIA's Tegra186 chip. This configuration uses an AXI master/DMA bus, an
25 * AHB slave/register bus, contains the DMA, MTL, and MAC sub-blocks, and
26 * supports a single RGMII PHY. This configuration also has SW control over
27 * all clock and reset signals to the HW block.
28 */
Patrick Delaunaycafaa302020-09-09 18:30:06 +020029
Patrick Delaunayb547f4b2021-07-20 20:15:29 +020030#define LOG_CATEGORY UCLASS_ETH
31
Stephen Warrenba4dfef2016-10-21 14:46:47 -060032#include <common.h>
33#include <clk.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070034#include <cpu_func.h>
Stephen Warrenba4dfef2016-10-21 14:46:47 -060035#include <dm.h>
36#include <errno.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060037#include <log.h>
Simon Glass336d4612020-02-03 07:36:16 -070038#include <malloc.h>
Stephen Warrenba4dfef2016-10-21 14:46:47 -060039#include <memalign.h>
40#include <miiphy.h>
41#include <net.h>
42#include <netdev.h>
43#include <phy.h>
44#include <reset.h>
45#include <wait_bit.h>
Simon Glass90526e92020-05-10 11:39:56 -060046#include <asm/cache.h>
Stephen Warrenba4dfef2016-10-21 14:46:47 -060047#include <asm/gpio.h>
48#include <asm/io.h>
Ye Li6a895d02020-05-03 22:41:15 +080049#include <eth_phy.h>
Fugang Duan0e9d2392020-05-03 22:41:18 +080050#ifdef CONFIG_ARCH_IMX8M
51#include <asm/arch/clock.h>
52#include <asm/mach-imx/sys_proto.h>
53#endif
Simon Glassc05ed002020-05-10 11:40:11 -060054#include <linux/delay.h>
Stephen Warrenba4dfef2016-10-21 14:46:47 -060055
Peng Fan149e80f2022-07-26 16:41:14 +080056#include "dwc_eth_qos.h"
Stephen Warrenba4dfef2016-10-21 14:46:47 -060057
58/*
59 * TX and RX descriptors are 16 bytes. This causes problems with the cache
60 * maintenance on CPUs where the cache-line size exceeds the size of these
61 * descriptors. What will happen is that when the driver receives a packet
62 * it will be immediately requeued for the hardware to reuse. The CPU will
63 * therefore need to flush the cache-line containing the descriptor, which
64 * will cause all other descriptors in the same cache-line to be flushed
65 * along with it. If one of those descriptors had been written to by the
66 * device those changes (and the associated packet) will be lost.
67 *
68 * To work around this, we make use of non-cached memory if available. If
69 * descriptors are mapped uncached there's no need to manually flush them
70 * or invalidate them.
71 *
72 * Note that this only applies to descriptors. The packet data buffers do
73 * not have the same constraints since they are 1536 bytes large, so they
74 * are unlikely to share cache-lines.
75 */
Marek Vasut6f1e6682021-01-07 11:12:16 +010076static void *eqos_alloc_descs(struct eqos_priv *eqos, unsigned int num)
Stephen Warrenba4dfef2016-10-21 14:46:47 -060077{
Marek Vasut6f1e6682021-01-07 11:12:16 +010078 eqos->desc_size = ALIGN(sizeof(struct eqos_desc),
79 (unsigned int)ARCH_DMA_MINALIGN);
80
81 return memalign(eqos->desc_size, num * eqos->desc_size);
Stephen Warrenba4dfef2016-10-21 14:46:47 -060082}
83
84static void eqos_free_descs(void *descs)
85{
Stephen Warrenba4dfef2016-10-21 14:46:47 -060086 free(descs);
Stephen Warrenba4dfef2016-10-21 14:46:47 -060087}
88
Marek Vasut6f1e6682021-01-07 11:12:16 +010089static struct eqos_desc *eqos_get_desc(struct eqos_priv *eqos,
90 unsigned int num, bool rx)
Stephen Warrenba4dfef2016-10-21 14:46:47 -060091{
Marek Vasut6f1e6682021-01-07 11:12:16 +010092 return eqos->descs +
93 ((rx ? EQOS_DESCRIPTORS_TX : 0) + num) * eqos->desc_size;
Stephen Warrenba4dfef2016-10-21 14:46:47 -060094}
95
Peng Fan149e80f2022-07-26 16:41:14 +080096void eqos_inval_desc_generic(void *desc)
Christophe Roullierac2d4ef2019-05-17 15:08:44 +020097{
Marek Vasut6f1e6682021-01-07 11:12:16 +010098 unsigned long start = (unsigned long)desc;
99 unsigned long end = ALIGN(start + sizeof(struct eqos_desc),
100 ARCH_DMA_MINALIGN);
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200101
102 invalidate_dcache_range(start, end);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600103}
104
Peng Fan149e80f2022-07-26 16:41:14 +0800105void eqos_flush_desc_generic(void *desc)
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200106{
Marek Vasut6f1e6682021-01-07 11:12:16 +0100107 unsigned long start = (unsigned long)desc;
108 unsigned long end = ALIGN(start + sizeof(struct eqos_desc),
109 ARCH_DMA_MINALIGN);
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200110
111 flush_dcache_range(start, end);
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200112}
113
Peng Fan149e80f2022-07-26 16:41:14 +0800114void eqos_inval_buffer_tegra186(void *buf, size_t size)
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600115{
116 unsigned long start = (unsigned long)buf & ~(ARCH_DMA_MINALIGN - 1);
117 unsigned long end = ALIGN(start + size, ARCH_DMA_MINALIGN);
118
119 invalidate_dcache_range(start, end);
120}
121
Peng Fan149e80f2022-07-26 16:41:14 +0800122void eqos_inval_buffer_generic(void *buf, size_t size)
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200123{
124 unsigned long start = rounddown((unsigned long)buf, ARCH_DMA_MINALIGN);
125 unsigned long end = roundup((unsigned long)buf + size,
126 ARCH_DMA_MINALIGN);
127
128 invalidate_dcache_range(start, end);
129}
130
131static void eqos_flush_buffer_tegra186(void *buf, size_t size)
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600132{
133 flush_cache((unsigned long)buf, size);
134}
135
Peng Fan149e80f2022-07-26 16:41:14 +0800136void eqos_flush_buffer_generic(void *buf, size_t size)
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200137{
138 unsigned long start = rounddown((unsigned long)buf, ARCH_DMA_MINALIGN);
139 unsigned long end = roundup((unsigned long)buf + size,
140 ARCH_DMA_MINALIGN);
141
142 flush_dcache_range(start, end);
143}
144
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600145static int eqos_mdio_wait_idle(struct eqos_priv *eqos)
146{
Álvaro Fernåndez Rojas48263502018-01-23 17:14:55 +0100147 return wait_for_bit_le32(&eqos->mac_regs->mdio_address,
148 EQOS_MAC_MDIO_ADDRESS_GB, false,
149 1000000, true);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600150}
151
152static int eqos_mdio_read(struct mii_dev *bus, int mdio_addr, int mdio_devad,
153 int mdio_reg)
154{
155 struct eqos_priv *eqos = bus->priv;
156 u32 val;
157 int ret;
158
159 debug("%s(dev=%p, addr=%x, reg=%d):\n", __func__, eqos->dev, mdio_addr,
160 mdio_reg);
161
162 ret = eqos_mdio_wait_idle(eqos);
163 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900164 pr_err("MDIO not idle at entry");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600165 return ret;
166 }
167
168 val = readl(&eqos->mac_regs->mdio_address);
169 val &= EQOS_MAC_MDIO_ADDRESS_SKAP |
170 EQOS_MAC_MDIO_ADDRESS_C45E;
171 val |= (mdio_addr << EQOS_MAC_MDIO_ADDRESS_PA_SHIFT) |
172 (mdio_reg << EQOS_MAC_MDIO_ADDRESS_RDA_SHIFT) |
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200173 (eqos->config->config_mac_mdio <<
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600174 EQOS_MAC_MDIO_ADDRESS_CR_SHIFT) |
175 (EQOS_MAC_MDIO_ADDRESS_GOC_READ <<
176 EQOS_MAC_MDIO_ADDRESS_GOC_SHIFT) |
177 EQOS_MAC_MDIO_ADDRESS_GB;
178 writel(val, &eqos->mac_regs->mdio_address);
179
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200180 udelay(eqos->config->mdio_wait);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600181
182 ret = eqos_mdio_wait_idle(eqos);
183 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900184 pr_err("MDIO read didn't complete");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600185 return ret;
186 }
187
188 val = readl(&eqos->mac_regs->mdio_data);
189 val &= EQOS_MAC_MDIO_DATA_GD_MASK;
190
191 debug("%s: val=%x\n", __func__, val);
192
193 return val;
194}
195
196static int eqos_mdio_write(struct mii_dev *bus, int mdio_addr, int mdio_devad,
197 int mdio_reg, u16 mdio_val)
198{
199 struct eqos_priv *eqos = bus->priv;
200 u32 val;
201 int ret;
202
203 debug("%s(dev=%p, addr=%x, reg=%d, val=%x):\n", __func__, eqos->dev,
204 mdio_addr, mdio_reg, mdio_val);
205
206 ret = eqos_mdio_wait_idle(eqos);
207 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900208 pr_err("MDIO not idle at entry");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600209 return ret;
210 }
211
212 writel(mdio_val, &eqos->mac_regs->mdio_data);
213
214 val = readl(&eqos->mac_regs->mdio_address);
215 val &= EQOS_MAC_MDIO_ADDRESS_SKAP |
216 EQOS_MAC_MDIO_ADDRESS_C45E;
217 val |= (mdio_addr << EQOS_MAC_MDIO_ADDRESS_PA_SHIFT) |
218 (mdio_reg << EQOS_MAC_MDIO_ADDRESS_RDA_SHIFT) |
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200219 (eqos->config->config_mac_mdio <<
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600220 EQOS_MAC_MDIO_ADDRESS_CR_SHIFT) |
221 (EQOS_MAC_MDIO_ADDRESS_GOC_WRITE <<
222 EQOS_MAC_MDIO_ADDRESS_GOC_SHIFT) |
223 EQOS_MAC_MDIO_ADDRESS_GB;
224 writel(val, &eqos->mac_regs->mdio_address);
225
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200226 udelay(eqos->config->mdio_wait);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600227
228 ret = eqos_mdio_wait_idle(eqos);
229 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900230 pr_err("MDIO read didn't complete");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600231 return ret;
232 }
233
234 return 0;
235}
236
237static int eqos_start_clks_tegra186(struct udevice *dev)
238{
Fugang Duan3a97da12020-05-03 22:41:17 +0800239#ifdef CONFIG_CLK
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600240 struct eqos_priv *eqos = dev_get_priv(dev);
241 int ret;
242
243 debug("%s(dev=%p):\n", __func__, dev);
244
245 ret = clk_enable(&eqos->clk_slave_bus);
246 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900247 pr_err("clk_enable(clk_slave_bus) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600248 goto err;
249 }
250
251 ret = clk_enable(&eqos->clk_master_bus);
252 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900253 pr_err("clk_enable(clk_master_bus) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600254 goto err_disable_clk_slave_bus;
255 }
256
257 ret = clk_enable(&eqos->clk_rx);
258 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900259 pr_err("clk_enable(clk_rx) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600260 goto err_disable_clk_master_bus;
261 }
262
263 ret = clk_enable(&eqos->clk_ptp_ref);
264 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900265 pr_err("clk_enable(clk_ptp_ref) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600266 goto err_disable_clk_rx;
267 }
268
269 ret = clk_set_rate(&eqos->clk_ptp_ref, 125 * 1000 * 1000);
270 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900271 pr_err("clk_set_rate(clk_ptp_ref) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600272 goto err_disable_clk_ptp_ref;
273 }
274
275 ret = clk_enable(&eqos->clk_tx);
276 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900277 pr_err("clk_enable(clk_tx) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600278 goto err_disable_clk_ptp_ref;
279 }
Fugang Duan3a97da12020-05-03 22:41:17 +0800280#endif
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600281
282 debug("%s: OK\n", __func__);
283 return 0;
284
Fugang Duan3a97da12020-05-03 22:41:17 +0800285#ifdef CONFIG_CLK
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600286err_disable_clk_ptp_ref:
287 clk_disable(&eqos->clk_ptp_ref);
288err_disable_clk_rx:
289 clk_disable(&eqos->clk_rx);
290err_disable_clk_master_bus:
291 clk_disable(&eqos->clk_master_bus);
292err_disable_clk_slave_bus:
293 clk_disable(&eqos->clk_slave_bus);
294err:
295 debug("%s: FAILED: %d\n", __func__, ret);
296 return ret;
Fugang Duan3a97da12020-05-03 22:41:17 +0800297#endif
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600298}
299
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200300static int eqos_start_clks_stm32(struct udevice *dev)
301{
Fugang Duan3a97da12020-05-03 22:41:17 +0800302#ifdef CONFIG_CLK
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200303 struct eqos_priv *eqos = dev_get_priv(dev);
304 int ret;
305
306 debug("%s(dev=%p):\n", __func__, dev);
307
308 ret = clk_enable(&eqos->clk_master_bus);
309 if (ret < 0) {
310 pr_err("clk_enable(clk_master_bus) failed: %d", ret);
311 goto err;
312 }
313
314 ret = clk_enable(&eqos->clk_rx);
315 if (ret < 0) {
316 pr_err("clk_enable(clk_rx) failed: %d", ret);
317 goto err_disable_clk_master_bus;
318 }
319
320 ret = clk_enable(&eqos->clk_tx);
321 if (ret < 0) {
322 pr_err("clk_enable(clk_tx) failed: %d", ret);
323 goto err_disable_clk_rx;
324 }
325
Daniil Stas07292f82021-05-23 22:24:48 +0000326 if (clk_valid(&eqos->clk_ck) && !eqos->clk_ck_enabled) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200327 ret = clk_enable(&eqos->clk_ck);
328 if (ret < 0) {
329 pr_err("clk_enable(clk_ck) failed: %d", ret);
330 goto err_disable_clk_tx;
331 }
Daniil Stas07292f82021-05-23 22:24:48 +0000332 eqos->clk_ck_enabled = true;
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200333 }
Fugang Duan3a97da12020-05-03 22:41:17 +0800334#endif
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200335
336 debug("%s: OK\n", __func__);
337 return 0;
338
Fugang Duan3a97da12020-05-03 22:41:17 +0800339#ifdef CONFIG_CLK
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200340err_disable_clk_tx:
341 clk_disable(&eqos->clk_tx);
342err_disable_clk_rx:
343 clk_disable(&eqos->clk_rx);
344err_disable_clk_master_bus:
345 clk_disable(&eqos->clk_master_bus);
346err:
347 debug("%s: FAILED: %d\n", __func__, ret);
348 return ret;
Fugang Duan3a97da12020-05-03 22:41:17 +0800349#endif
350}
351
Patrick Delaunayc6a0df22021-07-20 20:09:56 +0200352static int eqos_stop_clks_tegra186(struct udevice *dev)
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600353{
Fugang Duan3a97da12020-05-03 22:41:17 +0800354#ifdef CONFIG_CLK
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600355 struct eqos_priv *eqos = dev_get_priv(dev);
356
357 debug("%s(dev=%p):\n", __func__, dev);
358
359 clk_disable(&eqos->clk_tx);
360 clk_disable(&eqos->clk_ptp_ref);
361 clk_disable(&eqos->clk_rx);
362 clk_disable(&eqos->clk_master_bus);
363 clk_disable(&eqos->clk_slave_bus);
Fugang Duan3a97da12020-05-03 22:41:17 +0800364#endif
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600365
366 debug("%s: OK\n", __func__);
Patrick Delaunayc6a0df22021-07-20 20:09:56 +0200367 return 0;
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600368}
369
Patrick Delaunayc6a0df22021-07-20 20:09:56 +0200370static int eqos_stop_clks_stm32(struct udevice *dev)
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200371{
Fugang Duan3a97da12020-05-03 22:41:17 +0800372#ifdef CONFIG_CLK
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200373 struct eqos_priv *eqos = dev_get_priv(dev);
374
375 debug("%s(dev=%p):\n", __func__, dev);
376
377 clk_disable(&eqos->clk_tx);
378 clk_disable(&eqos->clk_rx);
379 clk_disable(&eqos->clk_master_bus);
Fugang Duan3a97da12020-05-03 22:41:17 +0800380#endif
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200381
382 debug("%s: OK\n", __func__);
Patrick Delaunayc6a0df22021-07-20 20:09:56 +0200383 return 0;
Fugang Duan3a97da12020-05-03 22:41:17 +0800384}
385
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600386static int eqos_start_resets_tegra186(struct udevice *dev)
387{
388 struct eqos_priv *eqos = dev_get_priv(dev);
389 int ret;
390
391 debug("%s(dev=%p):\n", __func__, dev);
392
393 ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 1);
394 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900395 pr_err("dm_gpio_set_value(phy_reset, assert) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600396 return ret;
397 }
398
399 udelay(2);
400
401 ret = dm_gpio_set_value(&eqos->phy_reset_gpio, 0);
402 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900403 pr_err("dm_gpio_set_value(phy_reset, deassert) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600404 return ret;
405 }
406
407 ret = reset_assert(&eqos->reset_ctl);
408 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900409 pr_err("reset_assert() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600410 return ret;
411 }
412
413 udelay(2);
414
415 ret = reset_deassert(&eqos->reset_ctl);
416 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900417 pr_err("reset_deassert() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600418 return ret;
419 }
420
421 debug("%s: OK\n", __func__);
422 return 0;
423}
424
425static int eqos_stop_resets_tegra186(struct udevice *dev)
426{
427 struct eqos_priv *eqos = dev_get_priv(dev);
428
429 reset_assert(&eqos->reset_ctl);
430 dm_gpio_set_value(&eqos->phy_reset_gpio, 1);
431
432 return 0;
433}
434
435static int eqos_calibrate_pads_tegra186(struct udevice *dev)
436{
437 struct eqos_priv *eqos = dev_get_priv(dev);
438 int ret;
439
440 debug("%s(dev=%p):\n", __func__, dev);
441
442 setbits_le32(&eqos->tegra186_regs->sdmemcomppadctrl,
443 EQOS_SDMEMCOMPPADCTRL_PAD_E_INPUT_OR_E_PWRD);
444
445 udelay(1);
446
447 setbits_le32(&eqos->tegra186_regs->auto_cal_config,
448 EQOS_AUTO_CAL_CONFIG_START | EQOS_AUTO_CAL_CONFIG_ENABLE);
449
Álvaro Fernåndez Rojas48263502018-01-23 17:14:55 +0100450 ret = wait_for_bit_le32(&eqos->tegra186_regs->auto_cal_status,
451 EQOS_AUTO_CAL_STATUS_ACTIVE, true, 10, false);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600452 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900453 pr_err("calibrate didn't start");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600454 goto failed;
455 }
456
Álvaro Fernåndez Rojas48263502018-01-23 17:14:55 +0100457 ret = wait_for_bit_le32(&eqos->tegra186_regs->auto_cal_status,
458 EQOS_AUTO_CAL_STATUS_ACTIVE, false, 10, false);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600459 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900460 pr_err("calibrate didn't finish");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600461 goto failed;
462 }
463
464 ret = 0;
465
466failed:
467 clrbits_le32(&eqos->tegra186_regs->sdmemcomppadctrl,
468 EQOS_SDMEMCOMPPADCTRL_PAD_E_INPUT_OR_E_PWRD);
469
470 debug("%s: returns %d\n", __func__, ret);
471
472 return ret;
473}
474
475static int eqos_disable_calibration_tegra186(struct udevice *dev)
476{
477 struct eqos_priv *eqos = dev_get_priv(dev);
478
479 debug("%s(dev=%p):\n", __func__, dev);
480
481 clrbits_le32(&eqos->tegra186_regs->auto_cal_config,
482 EQOS_AUTO_CAL_CONFIG_ENABLE);
483
484 return 0;
485}
486
487static ulong eqos_get_tick_clk_rate_tegra186(struct udevice *dev)
488{
Fugang Duan3a97da12020-05-03 22:41:17 +0800489#ifdef CONFIG_CLK
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600490 struct eqos_priv *eqos = dev_get_priv(dev);
491
492 return clk_get_rate(&eqos->clk_slave_bus);
Fugang Duan3a97da12020-05-03 22:41:17 +0800493#else
494 return 0;
495#endif
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600496}
497
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200498static ulong eqos_get_tick_clk_rate_stm32(struct udevice *dev)
499{
Fugang Duan3a97da12020-05-03 22:41:17 +0800500#ifdef CONFIG_CLK
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200501 struct eqos_priv *eqos = dev_get_priv(dev);
502
503 return clk_get_rate(&eqos->clk_master_bus);
Fugang Duan3a97da12020-05-03 22:41:17 +0800504#else
505 return 0;
506#endif
507}
508
Fugang Duan0e9d2392020-05-03 22:41:18 +0800509__weak u32 imx_get_eqos_csr_clk(void)
510{
511 return 100 * 1000000;
512}
513__weak int imx_eqos_txclk_set_rate(unsigned long rate)
514{
515 return 0;
516}
517
Fugang Duan3a97da12020-05-03 22:41:17 +0800518static ulong eqos_get_tick_clk_rate_imx(struct udevice *dev)
519{
Fugang Duan0e9d2392020-05-03 22:41:18 +0800520 return imx_get_eqos_csr_clk();
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200521}
522
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600523static int eqos_set_full_duplex(struct udevice *dev)
524{
525 struct eqos_priv *eqos = dev_get_priv(dev);
526
527 debug("%s(dev=%p):\n", __func__, dev);
528
529 setbits_le32(&eqos->mac_regs->configuration, EQOS_MAC_CONFIGURATION_DM);
530
531 return 0;
532}
533
534static int eqos_set_half_duplex(struct udevice *dev)
535{
536 struct eqos_priv *eqos = dev_get_priv(dev);
537
538 debug("%s(dev=%p):\n", __func__, dev);
539
540 clrbits_le32(&eqos->mac_regs->configuration, EQOS_MAC_CONFIGURATION_DM);
541
542 /* WAR: Flush TX queue when switching to half-duplex */
543 setbits_le32(&eqos->mtl_regs->txq0_operation_mode,
544 EQOS_MTL_TXQ0_OPERATION_MODE_FTQ);
545
546 return 0;
547}
548
549static int eqos_set_gmii_speed(struct udevice *dev)
550{
551 struct eqos_priv *eqos = dev_get_priv(dev);
552
553 debug("%s(dev=%p):\n", __func__, dev);
554
555 clrbits_le32(&eqos->mac_regs->configuration,
556 EQOS_MAC_CONFIGURATION_PS | EQOS_MAC_CONFIGURATION_FES);
557
558 return 0;
559}
560
561static int eqos_set_mii_speed_100(struct udevice *dev)
562{
563 struct eqos_priv *eqos = dev_get_priv(dev);
564
565 debug("%s(dev=%p):\n", __func__, dev);
566
567 setbits_le32(&eqos->mac_regs->configuration,
568 EQOS_MAC_CONFIGURATION_PS | EQOS_MAC_CONFIGURATION_FES);
569
570 return 0;
571}
572
573static int eqos_set_mii_speed_10(struct udevice *dev)
574{
575 struct eqos_priv *eqos = dev_get_priv(dev);
576
577 debug("%s(dev=%p):\n", __func__, dev);
578
579 clrsetbits_le32(&eqos->mac_regs->configuration,
580 EQOS_MAC_CONFIGURATION_FES, EQOS_MAC_CONFIGURATION_PS);
581
582 return 0;
583}
584
585static int eqos_set_tx_clk_speed_tegra186(struct udevice *dev)
586{
Fugang Duan3a97da12020-05-03 22:41:17 +0800587#ifdef CONFIG_CLK
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600588 struct eqos_priv *eqos = dev_get_priv(dev);
589 ulong rate;
590 int ret;
591
592 debug("%s(dev=%p):\n", __func__, dev);
593
594 switch (eqos->phy->speed) {
595 case SPEED_1000:
596 rate = 125 * 1000 * 1000;
597 break;
598 case SPEED_100:
599 rate = 25 * 1000 * 1000;
600 break;
601 case SPEED_10:
602 rate = 2.5 * 1000 * 1000;
603 break;
604 default:
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900605 pr_err("invalid speed %d", eqos->phy->speed);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600606 return -EINVAL;
607 }
608
609 ret = clk_set_rate(&eqos->clk_tx, rate);
610 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900611 pr_err("clk_set_rate(tx_clk, %lu) failed: %d", rate, ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600612 return ret;
613 }
Fugang Duan3a97da12020-05-03 22:41:17 +0800614#endif
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600615
616 return 0;
617}
618
Fugang Duan3a97da12020-05-03 22:41:17 +0800619static int eqos_set_tx_clk_speed_imx(struct udevice *dev)
620{
Fugang Duan0e9d2392020-05-03 22:41:18 +0800621 struct eqos_priv *eqos = dev_get_priv(dev);
622 ulong rate;
623 int ret;
624
625 debug("%s(dev=%p):\n", __func__, dev);
626
627 switch (eqos->phy->speed) {
628 case SPEED_1000:
629 rate = 125 * 1000 * 1000;
630 break;
631 case SPEED_100:
632 rate = 25 * 1000 * 1000;
633 break;
634 case SPEED_10:
635 rate = 2.5 * 1000 * 1000;
636 break;
637 default:
638 pr_err("invalid speed %d", eqos->phy->speed);
639 return -EINVAL;
640 }
641
642 ret = imx_eqos_txclk_set_rate(rate);
643 if (ret < 0) {
644 pr_err("imx (tx_clk, %lu) failed: %d", rate, ret);
645 return ret;
646 }
647
Fugang Duan3a97da12020-05-03 22:41:17 +0800648 return 0;
649}
650
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600651static int eqos_adjust_link(struct udevice *dev)
652{
653 struct eqos_priv *eqos = dev_get_priv(dev);
654 int ret;
655 bool en_calibration;
656
657 debug("%s(dev=%p):\n", __func__, dev);
658
659 if (eqos->phy->duplex)
660 ret = eqos_set_full_duplex(dev);
661 else
662 ret = eqos_set_half_duplex(dev);
663 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900664 pr_err("eqos_set_*_duplex() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600665 return ret;
666 }
667
668 switch (eqos->phy->speed) {
669 case SPEED_1000:
670 en_calibration = true;
671 ret = eqos_set_gmii_speed(dev);
672 break;
673 case SPEED_100:
674 en_calibration = true;
675 ret = eqos_set_mii_speed_100(dev);
676 break;
677 case SPEED_10:
678 en_calibration = false;
679 ret = eqos_set_mii_speed_10(dev);
680 break;
681 default:
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900682 pr_err("invalid speed %d", eqos->phy->speed);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600683 return -EINVAL;
684 }
685 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900686 pr_err("eqos_set_*mii_speed*() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600687 return ret;
688 }
689
690 if (en_calibration) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200691 ret = eqos->config->ops->eqos_calibrate_pads(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600692 if (ret < 0) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200693 pr_err("eqos_calibrate_pads() failed: %d",
694 ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600695 return ret;
696 }
697 } else {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200698 ret = eqos->config->ops->eqos_disable_calibration(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600699 if (ret < 0) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200700 pr_err("eqos_disable_calibration() failed: %d",
701 ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600702 return ret;
703 }
704 }
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200705 ret = eqos->config->ops->eqos_set_tx_clk_speed(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600706 if (ret < 0) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200707 pr_err("eqos_set_tx_clk_speed() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600708 return ret;
709 }
710
711 return 0;
712}
713
714static int eqos_write_hwaddr(struct udevice *dev)
715{
Simon Glassc69cda22020-12-03 16:55:20 -0700716 struct eth_pdata *plat = dev_get_plat(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600717 struct eqos_priv *eqos = dev_get_priv(dev);
718 uint32_t val;
719
720 /*
721 * This function may be called before start() or after stop(). At that
722 * time, on at least some configurations of the EQoS HW, all clocks to
723 * the EQoS HW block will be stopped, and a reset signal applied. If
724 * any register access is attempted in this state, bus timeouts or CPU
725 * hangs may occur. This check prevents that.
726 *
727 * A simple solution to this problem would be to not implement
728 * write_hwaddr(), since start() always writes the MAC address into HW
729 * anyway. However, it is desirable to implement write_hwaddr() to
730 * support the case of SW that runs subsequent to U-Boot which expects
731 * the MAC address to already be programmed into the EQoS registers,
732 * which must happen irrespective of whether the U-Boot user (or
733 * scripts) actually made use of the EQoS device, and hence
734 * irrespective of whether start() was ever called.
735 *
736 * Note that this requirement by subsequent SW is not valid for
737 * Tegra186, and is likely not valid for any non-PCI instantiation of
738 * the EQoS HW block. This function is implemented solely as
739 * future-proofing with the expectation the driver will eventually be
740 * ported to some system where the expectation above is true.
741 */
742 if (!eqos->config->reg_access_always_ok && !eqos->reg_access_ok)
743 return 0;
744
745 /* Update the MAC address */
746 val = (plat->enetaddr[5] << 8) |
747 (plat->enetaddr[4]);
748 writel(val, &eqos->mac_regs->address0_high);
749 val = (plat->enetaddr[3] << 24) |
750 (plat->enetaddr[2] << 16) |
751 (plat->enetaddr[1] << 8) |
752 (plat->enetaddr[0]);
753 writel(val, &eqos->mac_regs->address0_low);
754
755 return 0;
756}
757
Ye Li580fab42020-05-03 22:41:20 +0800758static int eqos_read_rom_hwaddr(struct udevice *dev)
759{
Simon Glassc69cda22020-12-03 16:55:20 -0700760 struct eth_pdata *pdata = dev_get_plat(dev);
Ye Li580fab42020-05-03 22:41:20 +0800761
762#ifdef CONFIG_ARCH_IMX8M
Simon Glass552da332020-12-16 21:20:16 -0700763 imx_get_mac_from_fuse(dev_seq(dev), pdata->enetaddr);
Ye Li580fab42020-05-03 22:41:20 +0800764#endif
765 return !is_valid_ethaddr(pdata->enetaddr);
766}
767
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600768static int eqos_start(struct udevice *dev)
769{
770 struct eqos_priv *eqos = dev_get_priv(dev);
771 int ret, i;
772 ulong rate;
773 u32 val, tx_fifo_sz, rx_fifo_sz, tqs, rqs, pbl;
774 ulong last_rx_desc;
Marek Vasut6f1e6682021-01-07 11:12:16 +0100775 ulong desc_pad;
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600776
777 debug("%s(dev=%p):\n", __func__, dev);
778
779 eqos->tx_desc_idx = 0;
780 eqos->rx_desc_idx = 0;
781
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200782 ret = eqos->config->ops->eqos_start_resets(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600783 if (ret < 0) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200784 pr_err("eqos_start_resets() failed: %d", ret);
Marek Vasut3fbd17a2021-11-13 03:23:52 +0100785 goto err;
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600786 }
787
788 udelay(10);
789
790 eqos->reg_access_ok = true;
791
Álvaro Fernåndez Rojas48263502018-01-23 17:14:55 +0100792 ret = wait_for_bit_le32(&eqos->dma_regs->mode,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200793 EQOS_DMA_MODE_SWR, false,
794 eqos->config->swr_wait, false);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600795 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900796 pr_err("EQOS_DMA_MODE_SWR stuck");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600797 goto err_stop_resets;
798 }
799
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200800 ret = eqos->config->ops->eqos_calibrate_pads(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600801 if (ret < 0) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200802 pr_err("eqos_calibrate_pads() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600803 goto err_stop_resets;
804 }
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200805 rate = eqos->config->ops->eqos_get_tick_clk_rate(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600806
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600807 val = (rate / 1000000) - 1;
808 writel(val, &eqos->mac_regs->us_tic_counter);
809
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200810 /*
811 * if PHY was already connected and configured,
812 * don't need to reconnect/reconfigure again
813 */
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600814 if (!eqos->phy) {
Ye Li6a895d02020-05-03 22:41:15 +0800815 int addr = -1;
816#ifdef CONFIG_DM_ETH_PHY
817 addr = eth_phy_get_addr(dev);
818#endif
819#ifdef DWC_NET_PHYADDR
820 addr = DWC_NET_PHYADDR;
821#endif
822 eqos->phy = phy_connect(eqos->mii, addr, dev,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200823 eqos->config->interface(dev));
824 if (!eqos->phy) {
825 pr_err("phy_connect() failed");
826 goto err_stop_resets;
827 }
Patrick Delaunay4f60a512020-03-18 10:50:16 +0100828
829 if (eqos->max_speed) {
830 ret = phy_set_supported(eqos->phy, eqos->max_speed);
831 if (ret) {
832 pr_err("phy_set_supported() failed: %d", ret);
833 goto err_shutdown_phy;
834 }
835 }
836
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200837 ret = phy_config(eqos->phy);
838 if (ret < 0) {
839 pr_err("phy_config() failed: %d", ret);
840 goto err_shutdown_phy;
841 }
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600842 }
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200843
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600844 ret = phy_startup(eqos->phy);
845 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900846 pr_err("phy_startup() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600847 goto err_shutdown_phy;
848 }
849
850 if (!eqos->phy->link) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900851 pr_err("No link");
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600852 goto err_shutdown_phy;
853 }
854
855 ret = eqos_adjust_link(dev);
856 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900857 pr_err("eqos_adjust_link() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600858 goto err_shutdown_phy;
859 }
860
861 /* Configure MTL */
862
863 /* Enable Store and Forward mode for TX */
864 /* Program Tx operating mode */
865 setbits_le32(&eqos->mtl_regs->txq0_operation_mode,
866 EQOS_MTL_TXQ0_OPERATION_MODE_TSF |
867 (EQOS_MTL_TXQ0_OPERATION_MODE_TXQEN_ENABLED <<
868 EQOS_MTL_TXQ0_OPERATION_MODE_TXQEN_SHIFT));
869
870 /* Transmit Queue weight */
871 writel(0x10, &eqos->mtl_regs->txq0_quantum_weight);
872
873 /* Enable Store and Forward mode for RX, since no jumbo frame */
874 setbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
Daniil Stasf024e0b2021-05-30 13:34:09 +0000875 EQOS_MTL_RXQ0_OPERATION_MODE_RSF);
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600876
877 /* Transmit/Receive queue fifo size; use all RAM for 1 queue */
878 val = readl(&eqos->mac_regs->hw_feature1);
879 tx_fifo_sz = (val >> EQOS_MAC_HW_FEATURE1_TXFIFOSIZE_SHIFT) &
880 EQOS_MAC_HW_FEATURE1_TXFIFOSIZE_MASK;
881 rx_fifo_sz = (val >> EQOS_MAC_HW_FEATURE1_RXFIFOSIZE_SHIFT) &
882 EQOS_MAC_HW_FEATURE1_RXFIFOSIZE_MASK;
883
884 /*
885 * r/tx_fifo_sz is encoded as log2(n / 128). Undo that by shifting.
886 * r/tqs is encoded as (n / 256) - 1.
887 */
888 tqs = (128 << tx_fifo_sz) / 256 - 1;
889 rqs = (128 << rx_fifo_sz) / 256 - 1;
890
891 clrsetbits_le32(&eqos->mtl_regs->txq0_operation_mode,
892 EQOS_MTL_TXQ0_OPERATION_MODE_TQS_MASK <<
893 EQOS_MTL_TXQ0_OPERATION_MODE_TQS_SHIFT,
894 tqs << EQOS_MTL_TXQ0_OPERATION_MODE_TQS_SHIFT);
895 clrsetbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
896 EQOS_MTL_RXQ0_OPERATION_MODE_RQS_MASK <<
897 EQOS_MTL_RXQ0_OPERATION_MODE_RQS_SHIFT,
898 rqs << EQOS_MTL_RXQ0_OPERATION_MODE_RQS_SHIFT);
899
900 /* Flow control used only if each channel gets 4KB or more FIFO */
901 if (rqs >= ((4096 / 256) - 1)) {
902 u32 rfd, rfa;
903
904 setbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
905 EQOS_MTL_RXQ0_OPERATION_MODE_EHFC);
906
907 /*
908 * Set Threshold for Activating Flow Contol space for min 2
909 * frames ie, (1500 * 1) = 1500 bytes.
910 *
911 * Set Threshold for Deactivating Flow Contol for space of
912 * min 1 frame (frame size 1500bytes) in receive fifo
913 */
914 if (rqs == ((4096 / 256) - 1)) {
915 /*
916 * This violates the above formula because of FIFO size
917 * limit therefore overflow may occur inspite of this.
918 */
919 rfd = 0x3; /* Full-3K */
920 rfa = 0x1; /* Full-1.5K */
921 } else if (rqs == ((8192 / 256) - 1)) {
922 rfd = 0x6; /* Full-4K */
923 rfa = 0xa; /* Full-6K */
924 } else if (rqs == ((16384 / 256) - 1)) {
925 rfd = 0x6; /* Full-4K */
926 rfa = 0x12; /* Full-10K */
927 } else {
928 rfd = 0x6; /* Full-4K */
929 rfa = 0x1E; /* Full-16K */
930 }
931
932 clrsetbits_le32(&eqos->mtl_regs->rxq0_operation_mode,
933 (EQOS_MTL_RXQ0_OPERATION_MODE_RFD_MASK <<
934 EQOS_MTL_RXQ0_OPERATION_MODE_RFD_SHIFT) |
935 (EQOS_MTL_RXQ0_OPERATION_MODE_RFA_MASK <<
936 EQOS_MTL_RXQ0_OPERATION_MODE_RFA_SHIFT),
937 (rfd <<
938 EQOS_MTL_RXQ0_OPERATION_MODE_RFD_SHIFT) |
939 (rfa <<
940 EQOS_MTL_RXQ0_OPERATION_MODE_RFA_SHIFT));
941 }
942
943 /* Configure MAC */
944
945 clrsetbits_le32(&eqos->mac_regs->rxq_ctrl0,
946 EQOS_MAC_RXQ_CTRL0_RXQ0EN_MASK <<
947 EQOS_MAC_RXQ_CTRL0_RXQ0EN_SHIFT,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +0200948 eqos->config->config_mac <<
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600949 EQOS_MAC_RXQ_CTRL0_RXQ0EN_SHIFT);
950
Fugang Duan3a97da12020-05-03 22:41:17 +0800951 /* Multicast and Broadcast Queue Enable */
952 setbits_le32(&eqos->mac_regs->unused_0a4,
953 0x00100000);
954 /* enable promise mode */
955 setbits_le32(&eqos->mac_regs->unused_004[1],
956 0x1);
957
Stephen Warrenba4dfef2016-10-21 14:46:47 -0600958 /* Set TX flow control parameters */
959 /* Set Pause Time */
960 setbits_le32(&eqos->mac_regs->q0_tx_flow_ctrl,
961 0xffff << EQOS_MAC_Q0_TX_FLOW_CTRL_PT_SHIFT);
962 /* Assign priority for TX flow control */
963 clrbits_le32(&eqos->mac_regs->txq_prty_map0,
964 EQOS_MAC_TXQ_PRTY_MAP0_PSTQ0_MASK <<
965 EQOS_MAC_TXQ_PRTY_MAP0_PSTQ0_SHIFT);
966 /* Assign priority for RX flow control */
967 clrbits_le32(&eqos->mac_regs->rxq_ctrl2,
968 EQOS_MAC_RXQ_CTRL2_PSRQ0_MASK <<
969 EQOS_MAC_RXQ_CTRL2_PSRQ0_SHIFT);
970 /* Enable flow control */
971 setbits_le32(&eqos->mac_regs->q0_tx_flow_ctrl,
972 EQOS_MAC_Q0_TX_FLOW_CTRL_TFE);
973 setbits_le32(&eqos->mac_regs->rx_flow_ctrl,
974 EQOS_MAC_RX_FLOW_CTRL_RFE);
975
976 clrsetbits_le32(&eqos->mac_regs->configuration,
977 EQOS_MAC_CONFIGURATION_GPSLCE |
978 EQOS_MAC_CONFIGURATION_WD |
979 EQOS_MAC_CONFIGURATION_JD |
980 EQOS_MAC_CONFIGURATION_JE,
981 EQOS_MAC_CONFIGURATION_CST |
982 EQOS_MAC_CONFIGURATION_ACS);
983
984 eqos_write_hwaddr(dev);
985
986 /* Configure DMA */
987
988 /* Enable OSP mode */
989 setbits_le32(&eqos->dma_regs->ch0_tx_control,
990 EQOS_DMA_CH0_TX_CONTROL_OSP);
991
992 /* RX buffer size. Must be a multiple of bus width */
993 clrsetbits_le32(&eqos->dma_regs->ch0_rx_control,
994 EQOS_DMA_CH0_RX_CONTROL_RBSZ_MASK <<
995 EQOS_DMA_CH0_RX_CONTROL_RBSZ_SHIFT,
996 EQOS_MAX_PACKET_SIZE <<
997 EQOS_DMA_CH0_RX_CONTROL_RBSZ_SHIFT);
998
Marek Vasut6f1e6682021-01-07 11:12:16 +0100999 desc_pad = (eqos->desc_size - sizeof(struct eqos_desc)) /
1000 eqos->config->axi_bus_width;
1001
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001002 setbits_le32(&eqos->dma_regs->ch0_control,
Marek Vasut6f1e6682021-01-07 11:12:16 +01001003 EQOS_DMA_CH0_CONTROL_PBLX8 |
1004 (desc_pad << EQOS_DMA_CH0_CONTROL_DSL_SHIFT));
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001005
1006 /*
1007 * Burst length must be < 1/2 FIFO size.
1008 * FIFO size in tqs is encoded as (n / 256) - 1.
1009 * Each burst is n * 8 (PBLX8) * 16 (AXI width) == 128 bytes.
1010 * Half of n * 256 is n * 128, so pbl == tqs, modulo the -1.
1011 */
1012 pbl = tqs + 1;
1013 if (pbl > 32)
1014 pbl = 32;
1015 clrsetbits_le32(&eqos->dma_regs->ch0_tx_control,
1016 EQOS_DMA_CH0_TX_CONTROL_TXPBL_MASK <<
1017 EQOS_DMA_CH0_TX_CONTROL_TXPBL_SHIFT,
1018 pbl << EQOS_DMA_CH0_TX_CONTROL_TXPBL_SHIFT);
1019
1020 clrsetbits_le32(&eqos->dma_regs->ch0_rx_control,
1021 EQOS_DMA_CH0_RX_CONTROL_RXPBL_MASK <<
1022 EQOS_DMA_CH0_RX_CONTROL_RXPBL_SHIFT,
1023 8 << EQOS_DMA_CH0_RX_CONTROL_RXPBL_SHIFT);
1024
1025 /* DMA performance configuration */
1026 val = (2 << EQOS_DMA_SYSBUS_MODE_RD_OSR_LMT_SHIFT) |
1027 EQOS_DMA_SYSBUS_MODE_EAME | EQOS_DMA_SYSBUS_MODE_BLEN16 |
1028 EQOS_DMA_SYSBUS_MODE_BLEN8 | EQOS_DMA_SYSBUS_MODE_BLEN4;
1029 writel(val, &eqos->dma_regs->sysbus_mode);
1030
1031 /* Set up descriptors */
1032
Marek Vasut6f1e6682021-01-07 11:12:16 +01001033 memset(eqos->descs, 0, eqos->desc_size * EQOS_DESCRIPTORS_NUM);
1034
1035 for (i = 0; i < EQOS_DESCRIPTORS_TX; i++) {
1036 struct eqos_desc *tx_desc = eqos_get_desc(eqos, i, false);
1037 eqos->config->ops->eqos_flush_desc(tx_desc);
1038 }
1039
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001040 for (i = 0; i < EQOS_DESCRIPTORS_RX; i++) {
Marek Vasut6f1e6682021-01-07 11:12:16 +01001041 struct eqos_desc *rx_desc = eqos_get_desc(eqos, i, true);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001042 rx_desc->des0 = (u32)(ulong)(eqos->rx_dma_buf +
1043 (i * EQOS_MAX_PACKET_SIZE));
Marek Vasut4332d802020-03-23 02:02:57 +01001044 rx_desc->des3 = EQOS_DESC3_OWN | EQOS_DESC3_BUF1V;
Fugang Duan3a97da12020-05-03 22:41:17 +08001045 mb();
Marek Vasutdd90c2e2020-03-23 02:09:01 +01001046 eqos->config->ops->eqos_flush_desc(rx_desc);
Fugang Duan3a97da12020-05-03 22:41:17 +08001047 eqos->config->ops->eqos_inval_buffer(eqos->rx_dma_buf +
1048 (i * EQOS_MAX_PACKET_SIZE),
1049 EQOS_MAX_PACKET_SIZE);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001050 }
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001051
1052 writel(0, &eqos->dma_regs->ch0_txdesc_list_haddress);
Marek Vasut6f1e6682021-01-07 11:12:16 +01001053 writel((ulong)eqos_get_desc(eqos, 0, false),
1054 &eqos->dma_regs->ch0_txdesc_list_address);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001055 writel(EQOS_DESCRIPTORS_TX - 1,
1056 &eqos->dma_regs->ch0_txdesc_ring_length);
1057
1058 writel(0, &eqos->dma_regs->ch0_rxdesc_list_haddress);
Marek Vasut6f1e6682021-01-07 11:12:16 +01001059 writel((ulong)eqos_get_desc(eqos, 0, true),
1060 &eqos->dma_regs->ch0_rxdesc_list_address);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001061 writel(EQOS_DESCRIPTORS_RX - 1,
1062 &eqos->dma_regs->ch0_rxdesc_ring_length);
1063
1064 /* Enable everything */
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001065 setbits_le32(&eqos->dma_regs->ch0_tx_control,
1066 EQOS_DMA_CH0_TX_CONTROL_ST);
1067 setbits_le32(&eqos->dma_regs->ch0_rx_control,
1068 EQOS_DMA_CH0_RX_CONTROL_SR);
Fugang Duan3a97da12020-05-03 22:41:17 +08001069 setbits_le32(&eqos->mac_regs->configuration,
1070 EQOS_MAC_CONFIGURATION_TE | EQOS_MAC_CONFIGURATION_RE);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001071
1072 /* TX tail pointer not written until we need to TX a packet */
1073 /*
1074 * Point RX tail pointer at last descriptor. Ideally, we'd point at the
1075 * first descriptor, implying all descriptors were available. However,
1076 * that's not distinguishable from none of the descriptors being
1077 * available.
1078 */
Marek Vasut6f1e6682021-01-07 11:12:16 +01001079 last_rx_desc = (ulong)eqos_get_desc(eqos, EQOS_DESCRIPTORS_RX - 1, true);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001080 writel(last_rx_desc, &eqos->dma_regs->ch0_rxdesc_tail_pointer);
1081
1082 eqos->started = true;
1083
1084 debug("%s: OK\n", __func__);
1085 return 0;
1086
1087err_shutdown_phy:
1088 phy_shutdown(eqos->phy);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001089err_stop_resets:
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001090 eqos->config->ops->eqos_stop_resets(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001091err:
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001092 pr_err("FAILED: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001093 return ret;
1094}
1095
Patrick Delaunay50d86e52019-08-01 11:29:02 +02001096static void eqos_stop(struct udevice *dev)
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001097{
1098 struct eqos_priv *eqos = dev_get_priv(dev);
1099 int i;
1100
1101 debug("%s(dev=%p):\n", __func__, dev);
1102
1103 if (!eqos->started)
1104 return;
1105 eqos->started = false;
1106 eqos->reg_access_ok = false;
1107
1108 /* Disable TX DMA */
1109 clrbits_le32(&eqos->dma_regs->ch0_tx_control,
1110 EQOS_DMA_CH0_TX_CONTROL_ST);
1111
1112 /* Wait for TX all packets to drain out of MTL */
1113 for (i = 0; i < 1000000; i++) {
1114 u32 val = readl(&eqos->mtl_regs->txq0_debug);
1115 u32 trcsts = (val >> EQOS_MTL_TXQ0_DEBUG_TRCSTS_SHIFT) &
1116 EQOS_MTL_TXQ0_DEBUG_TRCSTS_MASK;
1117 u32 txqsts = val & EQOS_MTL_TXQ0_DEBUG_TXQSTS;
1118 if ((trcsts != 1) && (!txqsts))
1119 break;
1120 }
1121
1122 /* Turn off MAC TX and RX */
1123 clrbits_le32(&eqos->mac_regs->configuration,
1124 EQOS_MAC_CONFIGURATION_TE | EQOS_MAC_CONFIGURATION_RE);
1125
1126 /* Wait for all RX packets to drain out of MTL */
1127 for (i = 0; i < 1000000; i++) {
1128 u32 val = readl(&eqos->mtl_regs->rxq0_debug);
1129 u32 prxq = (val >> EQOS_MTL_RXQ0_DEBUG_PRXQ_SHIFT) &
1130 EQOS_MTL_RXQ0_DEBUG_PRXQ_MASK;
1131 u32 rxqsts = (val >> EQOS_MTL_RXQ0_DEBUG_RXQSTS_SHIFT) &
1132 EQOS_MTL_RXQ0_DEBUG_RXQSTS_MASK;
1133 if ((!prxq) && (!rxqsts))
1134 break;
1135 }
1136
1137 /* Turn off RX DMA */
1138 clrbits_le32(&eqos->dma_regs->ch0_rx_control,
1139 EQOS_DMA_CH0_RX_CONTROL_SR);
1140
1141 if (eqos->phy) {
1142 phy_shutdown(eqos->phy);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001143 }
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001144 eqos->config->ops->eqos_stop_resets(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001145
1146 debug("%s: OK\n", __func__);
1147}
1148
Patrick Delaunay50d86e52019-08-01 11:29:02 +02001149static int eqos_send(struct udevice *dev, void *packet, int length)
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001150{
1151 struct eqos_priv *eqos = dev_get_priv(dev);
1152 struct eqos_desc *tx_desc;
1153 int i;
1154
1155 debug("%s(dev=%p, packet=%p, length=%d):\n", __func__, dev, packet,
1156 length);
1157
1158 memcpy(eqos->tx_dma_buf, packet, length);
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001159 eqos->config->ops->eqos_flush_buffer(eqos->tx_dma_buf, length);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001160
Marek Vasut6f1e6682021-01-07 11:12:16 +01001161 tx_desc = eqos_get_desc(eqos, eqos->tx_desc_idx, false);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001162 eqos->tx_desc_idx++;
1163 eqos->tx_desc_idx %= EQOS_DESCRIPTORS_TX;
1164
1165 tx_desc->des0 = (ulong)eqos->tx_dma_buf;
1166 tx_desc->des1 = 0;
1167 tx_desc->des2 = length;
1168 /*
1169 * Make sure that if HW sees the _OWN write below, it will see all the
1170 * writes to the rest of the descriptor too.
1171 */
1172 mb();
1173 tx_desc->des3 = EQOS_DESC3_OWN | EQOS_DESC3_FD | EQOS_DESC3_LD | length;
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001174 eqos->config->ops->eqos_flush_desc(tx_desc);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001175
Marek Vasut6f1e6682021-01-07 11:12:16 +01001176 writel((ulong)eqos_get_desc(eqos, eqos->tx_desc_idx, false),
Marek Vasut83858d82020-03-23 02:03:50 +01001177 &eqos->dma_regs->ch0_txdesc_tail_pointer);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001178
1179 for (i = 0; i < 1000000; i++) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001180 eqos->config->ops->eqos_inval_desc(tx_desc);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001181 if (!(readl(&tx_desc->des3) & EQOS_DESC3_OWN))
1182 return 0;
1183 udelay(1);
1184 }
1185
1186 debug("%s: TX timeout\n", __func__);
1187
1188 return -ETIMEDOUT;
1189}
1190
Patrick Delaunay50d86e52019-08-01 11:29:02 +02001191static int eqos_recv(struct udevice *dev, int flags, uchar **packetp)
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001192{
1193 struct eqos_priv *eqos = dev_get_priv(dev);
1194 struct eqos_desc *rx_desc;
1195 int length;
1196
1197 debug("%s(dev=%p, flags=%x):\n", __func__, dev, flags);
1198
Marek Vasut6f1e6682021-01-07 11:12:16 +01001199 rx_desc = eqos_get_desc(eqos, eqos->rx_desc_idx, true);
Marek Vasut738ee272020-03-23 02:09:21 +01001200 eqos->config->ops->eqos_inval_desc(rx_desc);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001201 if (rx_desc->des3 & EQOS_DESC3_OWN) {
1202 debug("%s: RX packet not available\n", __func__);
1203 return -EAGAIN;
1204 }
1205
1206 *packetp = eqos->rx_dma_buf +
1207 (eqos->rx_desc_idx * EQOS_MAX_PACKET_SIZE);
1208 length = rx_desc->des3 & 0x7fff;
1209 debug("%s: *packetp=%p, length=%d\n", __func__, *packetp, length);
1210
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001211 eqos->config->ops->eqos_inval_buffer(*packetp, length);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001212
1213 return length;
1214}
1215
Patrick Delaunay50d86e52019-08-01 11:29:02 +02001216static int eqos_free_pkt(struct udevice *dev, uchar *packet, int length)
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001217{
1218 struct eqos_priv *eqos = dev_get_priv(dev);
1219 uchar *packet_expected;
1220 struct eqos_desc *rx_desc;
1221
1222 debug("%s(packet=%p, length=%d)\n", __func__, packet, length);
1223
1224 packet_expected = eqos->rx_dma_buf +
1225 (eqos->rx_desc_idx * EQOS_MAX_PACKET_SIZE);
1226 if (packet != packet_expected) {
1227 debug("%s: Unexpected packet (expected %p)\n", __func__,
1228 packet_expected);
1229 return -EINVAL;
1230 }
1231
Fugang Duan3a97da12020-05-03 22:41:17 +08001232 eqos->config->ops->eqos_inval_buffer(packet, length);
1233
Marek Vasut6f1e6682021-01-07 11:12:16 +01001234 rx_desc = eqos_get_desc(eqos, eqos->rx_desc_idx, true);
Marek Vasuta83ca0c2020-03-23 02:09:55 +01001235
Marek Vasut24891dd2020-03-23 02:11:46 +01001236 rx_desc->des0 = 0;
1237 mb();
1238 eqos->config->ops->eqos_flush_desc(rx_desc);
Marek Vasuta83ca0c2020-03-23 02:09:55 +01001239 eqos->config->ops->eqos_inval_buffer(packet, length);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001240 rx_desc->des0 = (u32)(ulong)packet;
1241 rx_desc->des1 = 0;
1242 rx_desc->des2 = 0;
1243 /*
1244 * Make sure that if HW sees the _OWN write below, it will see all the
1245 * writes to the rest of the descriptor too.
1246 */
1247 mb();
Marek Vasut4332d802020-03-23 02:02:57 +01001248 rx_desc->des3 = EQOS_DESC3_OWN | EQOS_DESC3_BUF1V;
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001249 eqos->config->ops->eqos_flush_desc(rx_desc);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001250
1251 writel((ulong)rx_desc, &eqos->dma_regs->ch0_rxdesc_tail_pointer);
1252
1253 eqos->rx_desc_idx++;
1254 eqos->rx_desc_idx %= EQOS_DESCRIPTORS_RX;
1255
1256 return 0;
1257}
1258
1259static int eqos_probe_resources_core(struct udevice *dev)
1260{
1261 struct eqos_priv *eqos = dev_get_priv(dev);
1262 int ret;
1263
1264 debug("%s(dev=%p):\n", __func__, dev);
1265
Marek Vasut6f1e6682021-01-07 11:12:16 +01001266 eqos->descs = eqos_alloc_descs(eqos, EQOS_DESCRIPTORS_NUM);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001267 if (!eqos->descs) {
1268 debug("%s: eqos_alloc_descs() failed\n", __func__);
1269 ret = -ENOMEM;
1270 goto err;
1271 }
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001272
1273 eqos->tx_dma_buf = memalign(EQOS_BUFFER_ALIGN, EQOS_MAX_PACKET_SIZE);
1274 if (!eqos->tx_dma_buf) {
1275 debug("%s: memalign(tx_dma_buf) failed\n", __func__);
1276 ret = -ENOMEM;
1277 goto err_free_descs;
1278 }
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001279 debug("%s: tx_dma_buf=%p\n", __func__, eqos->tx_dma_buf);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001280
1281 eqos->rx_dma_buf = memalign(EQOS_BUFFER_ALIGN, EQOS_RX_BUFFER_SIZE);
1282 if (!eqos->rx_dma_buf) {
1283 debug("%s: memalign(rx_dma_buf) failed\n", __func__);
1284 ret = -ENOMEM;
1285 goto err_free_tx_dma_buf;
1286 }
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001287 debug("%s: rx_dma_buf=%p\n", __func__, eqos->rx_dma_buf);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001288
1289 eqos->rx_pkt = malloc(EQOS_MAX_PACKET_SIZE);
1290 if (!eqos->rx_pkt) {
1291 debug("%s: malloc(rx_pkt) failed\n", __func__);
1292 ret = -ENOMEM;
1293 goto err_free_rx_dma_buf;
1294 }
1295 debug("%s: rx_pkt=%p\n", __func__, eqos->rx_pkt);
1296
Marek Vasuta83ca0c2020-03-23 02:09:55 +01001297 eqos->config->ops->eqos_inval_buffer(eqos->rx_dma_buf,
1298 EQOS_MAX_PACKET_SIZE * EQOS_DESCRIPTORS_RX);
1299
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001300 debug("%s: OK\n", __func__);
1301 return 0;
1302
1303err_free_rx_dma_buf:
1304 free(eqos->rx_dma_buf);
1305err_free_tx_dma_buf:
1306 free(eqos->tx_dma_buf);
1307err_free_descs:
1308 eqos_free_descs(eqos->descs);
1309err:
1310
1311 debug("%s: returns %d\n", __func__, ret);
1312 return ret;
1313}
1314
1315static int eqos_remove_resources_core(struct udevice *dev)
1316{
1317 struct eqos_priv *eqos = dev_get_priv(dev);
1318
1319 debug("%s(dev=%p):\n", __func__, dev);
1320
1321 free(eqos->rx_pkt);
1322 free(eqos->rx_dma_buf);
1323 free(eqos->tx_dma_buf);
1324 eqos_free_descs(eqos->descs);
1325
1326 debug("%s: OK\n", __func__);
1327 return 0;
1328}
1329
1330static int eqos_probe_resources_tegra186(struct udevice *dev)
1331{
1332 struct eqos_priv *eqos = dev_get_priv(dev);
1333 int ret;
1334
1335 debug("%s(dev=%p):\n", __func__, dev);
1336
1337 ret = reset_get_by_name(dev, "eqos", &eqos->reset_ctl);
1338 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001339 pr_err("reset_get_by_name(rst) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001340 return ret;
1341 }
1342
1343 ret = gpio_request_by_name(dev, "phy-reset-gpios", 0,
1344 &eqos->phy_reset_gpio,
1345 GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
1346 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001347 pr_err("gpio_request_by_name(phy reset) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001348 goto err_free_reset_eqos;
1349 }
1350
1351 ret = clk_get_by_name(dev, "slave_bus", &eqos->clk_slave_bus);
1352 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001353 pr_err("clk_get_by_name(slave_bus) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001354 goto err_free_gpio_phy_reset;
1355 }
1356
1357 ret = clk_get_by_name(dev, "master_bus", &eqos->clk_master_bus);
1358 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001359 pr_err("clk_get_by_name(master_bus) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001360 goto err_free_clk_slave_bus;
1361 }
1362
1363 ret = clk_get_by_name(dev, "rx", &eqos->clk_rx);
1364 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001365 pr_err("clk_get_by_name(rx) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001366 goto err_free_clk_master_bus;
1367 }
1368
1369 ret = clk_get_by_name(dev, "ptp_ref", &eqos->clk_ptp_ref);
1370 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001371 pr_err("clk_get_by_name(ptp_ref) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001372 goto err_free_clk_rx;
1373 return ret;
1374 }
1375
1376 ret = clk_get_by_name(dev, "tx", &eqos->clk_tx);
1377 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001378 pr_err("clk_get_by_name(tx) failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001379 goto err_free_clk_ptp_ref;
1380 }
1381
1382 debug("%s: OK\n", __func__);
1383 return 0;
1384
1385err_free_clk_ptp_ref:
1386 clk_free(&eqos->clk_ptp_ref);
1387err_free_clk_rx:
1388 clk_free(&eqos->clk_rx);
1389err_free_clk_master_bus:
1390 clk_free(&eqos->clk_master_bus);
1391err_free_clk_slave_bus:
1392 clk_free(&eqos->clk_slave_bus);
1393err_free_gpio_phy_reset:
1394 dm_gpio_free(dev, &eqos->phy_reset_gpio);
1395err_free_reset_eqos:
1396 reset_free(&eqos->reset_ctl);
1397
1398 debug("%s: returns %d\n", __func__, ret);
1399 return ret;
1400}
1401
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001402/* board-specific Ethernet Interface initializations. */
Patrick Delaunay53e3d522019-08-01 11:29:03 +02001403__weak int board_interface_eth_init(struct udevice *dev,
1404 phy_interface_t interface_type)
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001405{
1406 return 0;
1407}
1408
1409static int eqos_probe_resources_stm32(struct udevice *dev)
1410{
1411 struct eqos_priv *eqos = dev_get_priv(dev);
1412 int ret;
1413 phy_interface_t interface;
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001414
1415 debug("%s(dev=%p):\n", __func__, dev);
1416
1417 interface = eqos->config->interface(dev);
1418
Marek BehĂșnffb0f6f2022-04-07 00:33:03 +02001419 if (interface == PHY_INTERFACE_MODE_NA) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001420 pr_err("Invalid PHY interface\n");
1421 return -EINVAL;
1422 }
1423
Patrick Delaunay53e3d522019-08-01 11:29:03 +02001424 ret = board_interface_eth_init(dev, interface);
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001425 if (ret)
1426 return -EINVAL;
1427
Patrick Delaunay4f60a512020-03-18 10:50:16 +01001428 eqos->max_speed = dev_read_u32_default(dev, "max-speed", 0);
1429
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001430 ret = clk_get_by_name(dev, "stmmaceth", &eqos->clk_master_bus);
1431 if (ret) {
1432 pr_err("clk_get_by_name(master_bus) failed: %d", ret);
1433 goto err_probe;
1434 }
1435
1436 ret = clk_get_by_name(dev, "mac-clk-rx", &eqos->clk_rx);
1437 if (ret) {
1438 pr_err("clk_get_by_name(rx) failed: %d", ret);
1439 goto err_free_clk_master_bus;
1440 }
1441
1442 ret = clk_get_by_name(dev, "mac-clk-tx", &eqos->clk_tx);
1443 if (ret) {
1444 pr_err("clk_get_by_name(tx) failed: %d", ret);
1445 goto err_free_clk_rx;
1446 }
1447
1448 /* Get ETH_CLK clocks (optional) */
1449 ret = clk_get_by_name(dev, "eth-ck", &eqos->clk_ck);
1450 if (ret)
1451 pr_warn("No phy clock provided %d", ret);
1452
1453 debug("%s: OK\n", __func__);
1454 return 0;
1455
1456err_free_clk_rx:
1457 clk_free(&eqos->clk_rx);
1458err_free_clk_master_bus:
1459 clk_free(&eqos->clk_master_bus);
1460err_probe:
1461
1462 debug("%s: returns %d\n", __func__, ret);
1463 return ret;
1464}
1465
Marek BehĂșn123ca112022-04-07 00:33:01 +02001466static phy_interface_t eqos_get_interface_tegra186(const struct udevice *dev)
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001467{
1468 return PHY_INTERFACE_MODE_MII;
1469}
1470
Fugang Duan3a97da12020-05-03 22:41:17 +08001471static int eqos_probe_resources_imx(struct udevice *dev)
1472{
1473 struct eqos_priv *eqos = dev_get_priv(dev);
1474 phy_interface_t interface;
1475
1476 debug("%s(dev=%p):\n", __func__, dev);
1477
1478 interface = eqos->config->interface(dev);
1479
Marek BehĂșnffb0f6f2022-04-07 00:33:03 +02001480 if (interface == PHY_INTERFACE_MODE_NA) {
Fugang Duan3a97da12020-05-03 22:41:17 +08001481 pr_err("Invalid PHY interface\n");
1482 return -EINVAL;
1483 }
1484
1485 debug("%s: OK\n", __func__);
1486 return 0;
1487}
1488
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001489static int eqos_remove_resources_tegra186(struct udevice *dev)
1490{
1491 struct eqos_priv *eqos = dev_get_priv(dev);
1492
1493 debug("%s(dev=%p):\n", __func__, dev);
1494
Fugang Duan3a97da12020-05-03 22:41:17 +08001495#ifdef CONFIG_CLK
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001496 clk_free(&eqos->clk_tx);
1497 clk_free(&eqos->clk_ptp_ref);
1498 clk_free(&eqos->clk_rx);
1499 clk_free(&eqos->clk_slave_bus);
1500 clk_free(&eqos->clk_master_bus);
Fugang Duan3a97da12020-05-03 22:41:17 +08001501#endif
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001502 dm_gpio_free(dev, &eqos->phy_reset_gpio);
1503 reset_free(&eqos->reset_ctl);
1504
1505 debug("%s: OK\n", __func__);
1506 return 0;
1507}
1508
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001509static int eqos_remove_resources_stm32(struct udevice *dev)
1510{
1511 struct eqos_priv *eqos = dev_get_priv(dev);
1512
1513 debug("%s(dev=%p):\n", __func__, dev);
1514
Peng Fan00fcfa82022-07-26 16:41:13 +08001515#ifdef CONFIG_CLK
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001516 clk_free(&eqos->clk_tx);
1517 clk_free(&eqos->clk_rx);
1518 clk_free(&eqos->clk_master_bus);
1519 if (clk_valid(&eqos->clk_ck))
1520 clk_free(&eqos->clk_ck);
Fugang Duan3a97da12020-05-03 22:41:17 +08001521#endif
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001522
Christophe Roullier5177b312020-03-18 10:50:15 +01001523 if (dm_gpio_is_valid(&eqos->phy_reset_gpio))
1524 dm_gpio_free(dev, &eqos->phy_reset_gpio);
1525
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001526 debug("%s: OK\n", __func__);
1527 return 0;
1528}
1529
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001530static int eqos_probe(struct udevice *dev)
1531{
1532 struct eqos_priv *eqos = dev_get_priv(dev);
1533 int ret;
1534
1535 debug("%s(dev=%p):\n", __func__, dev);
1536
1537 eqos->dev = dev;
1538 eqos->config = (void *)dev_get_driver_data(dev);
1539
Masahiro Yamada25484932020-07-17 14:36:48 +09001540 eqos->regs = dev_read_addr(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001541 if (eqos->regs == FDT_ADDR_T_NONE) {
Masahiro Yamada25484932020-07-17 14:36:48 +09001542 pr_err("dev_read_addr() failed");
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001543 return -ENODEV;
1544 }
1545 eqos->mac_regs = (void *)(eqos->regs + EQOS_MAC_REGS_BASE);
1546 eqos->mtl_regs = (void *)(eqos->regs + EQOS_MTL_REGS_BASE);
1547 eqos->dma_regs = (void *)(eqos->regs + EQOS_DMA_REGS_BASE);
1548 eqos->tegra186_regs = (void *)(eqos->regs + EQOS_TEGRA186_REGS_BASE);
1549
1550 ret = eqos_probe_resources_core(dev);
1551 if (ret < 0) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +09001552 pr_err("eqos_probe_resources_core() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001553 return ret;
1554 }
1555
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001556 ret = eqos->config->ops->eqos_probe_resources(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001557 if (ret < 0) {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001558 pr_err("eqos_probe_resources() failed: %d", ret);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001559 goto err_remove_resources_core;
1560 }
1561
Marek Vasut3fbd17a2021-11-13 03:23:52 +01001562 ret = eqos->config->ops->eqos_start_clks(dev);
1563 if (ret < 0) {
1564 pr_err("eqos_start_clks() failed: %d", ret);
1565 goto err_remove_resources_tegra;
1566 }
1567
Ye Li6a895d02020-05-03 22:41:15 +08001568#ifdef CONFIG_DM_ETH_PHY
1569 eqos->mii = eth_phy_get_mdio_bus(dev);
1570#endif
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001571 if (!eqos->mii) {
Ye Li6a895d02020-05-03 22:41:15 +08001572 eqos->mii = mdio_alloc();
1573 if (!eqos->mii) {
1574 pr_err("mdio_alloc() failed");
1575 ret = -ENOMEM;
Marek Vasut3fbd17a2021-11-13 03:23:52 +01001576 goto err_stop_clks;
Ye Li6a895d02020-05-03 22:41:15 +08001577 }
1578 eqos->mii->read = eqos_mdio_read;
1579 eqos->mii->write = eqos_mdio_write;
1580 eqos->mii->priv = eqos;
1581 strcpy(eqos->mii->name, dev->name);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001582
Ye Li6a895d02020-05-03 22:41:15 +08001583 ret = mdio_register(eqos->mii);
1584 if (ret < 0) {
1585 pr_err("mdio_register() failed: %d", ret);
1586 goto err_free_mdio;
1587 }
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001588 }
1589
Ye Li6a895d02020-05-03 22:41:15 +08001590#ifdef CONFIG_DM_ETH_PHY
1591 eth_phy_set_mdio_bus(dev, eqos->mii);
1592#endif
1593
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001594 debug("%s: OK\n", __func__);
1595 return 0;
1596
1597err_free_mdio:
1598 mdio_free(eqos->mii);
Marek Vasut3fbd17a2021-11-13 03:23:52 +01001599err_stop_clks:
1600 eqos->config->ops->eqos_stop_clks(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001601err_remove_resources_tegra:
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001602 eqos->config->ops->eqos_remove_resources(dev);
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001603err_remove_resources_core:
1604 eqos_remove_resources_core(dev);
1605
1606 debug("%s: returns %d\n", __func__, ret);
1607 return ret;
1608}
1609
1610static int eqos_remove(struct udevice *dev)
1611{
1612 struct eqos_priv *eqos = dev_get_priv(dev);
1613
1614 debug("%s(dev=%p):\n", __func__, dev);
1615
1616 mdio_unregister(eqos->mii);
1617 mdio_free(eqos->mii);
Marek Vasut3fbd17a2021-11-13 03:23:52 +01001618 eqos->config->ops->eqos_stop_clks(dev);
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001619 eqos->config->ops->eqos_remove_resources(dev);
1620
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001621 eqos_probe_resources_core(dev);
1622
1623 debug("%s: OK\n", __func__);
1624 return 0;
1625}
1626
Peng Fan149e80f2022-07-26 16:41:14 +08001627int eqos_null_ops(struct udevice *dev)
Patrick Delaunayc6a0df22021-07-20 20:09:56 +02001628{
1629 return 0;
1630}
1631
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001632static const struct eth_ops eqos_ops = {
1633 .start = eqos_start,
1634 .stop = eqos_stop,
1635 .send = eqos_send,
1636 .recv = eqos_recv,
1637 .free_pkt = eqos_free_pkt,
1638 .write_hwaddr = eqos_write_hwaddr,
Ye Li580fab42020-05-03 22:41:20 +08001639 .read_rom_hwaddr = eqos_read_rom_hwaddr,
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001640};
1641
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001642static struct eqos_ops eqos_tegra186_ops = {
Marek Vasut6f1e6682021-01-07 11:12:16 +01001643 .eqos_inval_desc = eqos_inval_desc_generic,
1644 .eqos_flush_desc = eqos_flush_desc_generic,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001645 .eqos_inval_buffer = eqos_inval_buffer_tegra186,
1646 .eqos_flush_buffer = eqos_flush_buffer_tegra186,
1647 .eqos_probe_resources = eqos_probe_resources_tegra186,
1648 .eqos_remove_resources = eqos_remove_resources_tegra186,
1649 .eqos_stop_resets = eqos_stop_resets_tegra186,
1650 .eqos_start_resets = eqos_start_resets_tegra186,
1651 .eqos_stop_clks = eqos_stop_clks_tegra186,
1652 .eqos_start_clks = eqos_start_clks_tegra186,
1653 .eqos_calibrate_pads = eqos_calibrate_pads_tegra186,
1654 .eqos_disable_calibration = eqos_disable_calibration_tegra186,
1655 .eqos_set_tx_clk_speed = eqos_set_tx_clk_speed_tegra186,
1656 .eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_tegra186
1657};
1658
Patrick Delaunaya08f2f72020-06-08 11:27:19 +02001659static const struct eqos_config __maybe_unused eqos_tegra186_config = {
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001660 .reg_access_always_ok = false,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001661 .mdio_wait = 10,
1662 .swr_wait = 10,
1663 .config_mac = EQOS_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_DCB,
1664 .config_mac_mdio = EQOS_MAC_MDIO_ADDRESS_CR_20_35,
Marek Vasut6f1e6682021-01-07 11:12:16 +01001665 .axi_bus_width = EQOS_AXI_WIDTH_128,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001666 .interface = eqos_get_interface_tegra186,
1667 .ops = &eqos_tegra186_ops
1668};
1669
1670static struct eqos_ops eqos_stm32_ops = {
Fugang Duan3a97da12020-05-03 22:41:17 +08001671 .eqos_inval_desc = eqos_inval_desc_generic,
1672 .eqos_flush_desc = eqos_flush_desc_generic,
1673 .eqos_inval_buffer = eqos_inval_buffer_generic,
1674 .eqos_flush_buffer = eqos_flush_buffer_generic,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001675 .eqos_probe_resources = eqos_probe_resources_stm32,
1676 .eqos_remove_resources = eqos_remove_resources_stm32,
Patrick Delaunayc6a0df22021-07-20 20:09:56 +02001677 .eqos_stop_resets = eqos_null_ops,
1678 .eqos_start_resets = eqos_null_ops,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001679 .eqos_stop_clks = eqos_stop_clks_stm32,
1680 .eqos_start_clks = eqos_start_clks_stm32,
Patrick Delaunayc6a0df22021-07-20 20:09:56 +02001681 .eqos_calibrate_pads = eqos_null_ops,
1682 .eqos_disable_calibration = eqos_null_ops,
1683 .eqos_set_tx_clk_speed = eqos_null_ops,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001684 .eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_stm32
1685};
1686
Patrick Delaunaya08f2f72020-06-08 11:27:19 +02001687static const struct eqos_config __maybe_unused eqos_stm32_config = {
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001688 .reg_access_always_ok = false,
1689 .mdio_wait = 10000,
1690 .swr_wait = 50,
1691 .config_mac = EQOS_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_AV,
1692 .config_mac_mdio = EQOS_MAC_MDIO_ADDRESS_CR_250_300,
Marek Vasut6f1e6682021-01-07 11:12:16 +01001693 .axi_bus_width = EQOS_AXI_WIDTH_64,
Marek BehĂșn123ca112022-04-07 00:33:01 +02001694 .interface = dev_read_phy_mode,
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001695 .ops = &eqos_stm32_ops
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001696};
1697
Fugang Duan3a97da12020-05-03 22:41:17 +08001698static struct eqos_ops eqos_imx_ops = {
1699 .eqos_inval_desc = eqos_inval_desc_generic,
1700 .eqos_flush_desc = eqos_flush_desc_generic,
1701 .eqos_inval_buffer = eqos_inval_buffer_generic,
1702 .eqos_flush_buffer = eqos_flush_buffer_generic,
1703 .eqos_probe_resources = eqos_probe_resources_imx,
Patrick Delaunayc6a0df22021-07-20 20:09:56 +02001704 .eqos_remove_resources = eqos_null_ops,
1705 .eqos_stop_resets = eqos_null_ops,
1706 .eqos_start_resets = eqos_null_ops,
1707 .eqos_stop_clks = eqos_null_ops,
1708 .eqos_start_clks = eqos_null_ops,
1709 .eqos_calibrate_pads = eqos_null_ops,
1710 .eqos_disable_calibration = eqos_null_ops,
Fugang Duan3a97da12020-05-03 22:41:17 +08001711 .eqos_set_tx_clk_speed = eqos_set_tx_clk_speed_imx,
1712 .eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_imx
1713};
1714
Patrick Delaunaya08f2f72020-06-08 11:27:19 +02001715struct eqos_config __maybe_unused eqos_imx_config = {
Fugang Duan3a97da12020-05-03 22:41:17 +08001716 .reg_access_always_ok = false,
Ye Li440b28a2020-12-28 20:15:10 +08001717 .mdio_wait = 10,
Fugang Duan3a97da12020-05-03 22:41:17 +08001718 .swr_wait = 50,
1719 .config_mac = EQOS_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_DCB,
1720 .config_mac_mdio = EQOS_MAC_MDIO_ADDRESS_CR_250_300,
Marek Vasut6f1e6682021-01-07 11:12:16 +01001721 .axi_bus_width = EQOS_AXI_WIDTH_64,
Marek BehĂșn123ca112022-04-07 00:33:01 +02001722 .interface = dev_read_phy_mode,
Fugang Duan3a97da12020-05-03 22:41:17 +08001723 .ops = &eqos_imx_ops
1724};
1725
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001726static const struct udevice_id eqos_ids[] = {
Patrick Delaunaya08f2f72020-06-08 11:27:19 +02001727#if IS_ENABLED(CONFIG_DWC_ETH_QOS_TEGRA186)
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001728 {
1729 .compatible = "nvidia,tegra186-eqos",
1730 .data = (ulong)&eqos_tegra186_config
1731 },
Patrick Delaunaya08f2f72020-06-08 11:27:19 +02001732#endif
1733#if IS_ENABLED(CONFIG_DWC_ETH_QOS_STM32)
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001734 {
Patrick Delaunaya718a5d2020-05-14 15:00:23 +02001735 .compatible = "st,stm32mp1-dwmac",
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001736 .data = (ulong)&eqos_stm32_config
1737 },
Patrick Delaunaya08f2f72020-06-08 11:27:19 +02001738#endif
1739#if IS_ENABLED(CONFIG_DWC_ETH_QOS_IMX)
Fugang Duan3a97da12020-05-03 22:41:17 +08001740 {
Marek Vasut3fa3f232022-02-26 04:36:37 +01001741 .compatible = "nxp,imx8mp-dwmac-eqos",
Fugang Duan3a97da12020-05-03 22:41:17 +08001742 .data = (ulong)&eqos_imx_config
1743 },
Patrick Delaunaya08f2f72020-06-08 11:27:19 +02001744#endif
Christophe Roullierac2d4ef2019-05-17 15:08:44 +02001745
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001746 { }
1747};
1748
1749U_BOOT_DRIVER(eth_eqos) = {
1750 .name = "eth_eqos",
1751 .id = UCLASS_ETH,
Fugang Duan3a97da12020-05-03 22:41:17 +08001752 .of_match = of_match_ptr(eqos_ids),
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001753 .probe = eqos_probe,
1754 .remove = eqos_remove,
1755 .ops = &eqos_ops,
Simon Glass41575d82020-12-03 16:55:17 -07001756 .priv_auto = sizeof(struct eqos_priv),
Simon Glasscaa4daa2020-12-03 16:55:18 -07001757 .plat_auto = sizeof(struct eth_pdata),
Stephen Warrenba4dfef2016-10-21 14:46:47 -06001758};