blob: 8702b891748a0e2e837e76c7ce01803573abfea9 [file] [log] [blame]
TsiChungLiew8ae158c2007-08-16 15:05:11 -05001/*
2 * Configuation settings for the Freescale MCF54455 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew8ae158c2007-08-16 15:05:11 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050014#ifndef _M54455EVB_H
15#define _M54455EVB_H
TsiChungLiew8ae158c2007-08-16 15:05:11 -050016
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050021#define CONFIG_M54455EVB /* M54455EVB board */
22
TsiChungLiew8ae158c2007-08-16 15:05:11 -050023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew8ae158c2007-08-16 15:05:11 -050025
26#undef CONFIG_WATCHDOG
27
28#define CONFIG_TIMESTAMP /* Print image info with timestamp */
29
30/*
31 * BOOTP options
32 */
33#define CONFIG_BOOTP_BOOTFILESIZE
34#define CONFIG_BOOTP_BOOTPATH
35#define CONFIG_BOOTP_GATEWAY
36#define CONFIG_BOOTP_HOSTNAME
37
38/* Command line configuration */
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050039#undef CONFIG_CMD_PCI
TsiChungLiew8ae158c2007-08-16 15:05:11 -050040
41/* Network configuration */
42#define CONFIG_MCFFEC
43#ifdef CONFIG_MCFFEC
TsiChungLiew8ae158c2007-08-16 15:05:11 -050044# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050045# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046# define CONFIG_SYS_DISCOVER_PHY
47# define CONFIG_SYS_RX_ETH_BUFFER 8
48# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050049
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050# define CONFIG_SYS_FEC0_PINMUX 0
51# define CONFIG_SYS_FEC1_PINMUX 0
52# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
53# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050054# define MCFFEC_TOUT_LOOP 50000
55# define CONFIG_HAS_ETH1
56
TsiChungLiew8ae158c2007-08-16 15:05:11 -050057# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
TsiChungLiew8ae158c2007-08-16 15:05:11 -050058# define CONFIG_ETHPRIME "FEC0"
59# define CONFIG_IPADDR 192.162.1.2
60# define CONFIG_NETMASK 255.255.255.0
61# define CONFIG_SERVERIP 192.162.1.1
62# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew8ae158c2007-08-16 15:05:11 -050063
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
65# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew8ae158c2007-08-16 15:05:11 -050066# define FECDUPLEX FULL
67# define FECSPEED _100BASET
68# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
70# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050071# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050073#endif
74
75#define CONFIG_HOSTNAME M54455EVB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew9f751552008-07-23 20:38:53 -050077/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiew8ae158c2007-08-16 15:05:11 -050079#define CONFIG_EXTRA_ENV_SETTINGS \
80 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020081 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -050082 "loadaddr=0x40010000\0" \
83 "sbfhdr=sbfhdr.bin\0" \
84 "uboot=u-boot.bin\0" \
85 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut5368c552012-09-23 17:41:24 +020086 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050087 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080088 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew9f751552008-07-23 20:38:53 -050089 "sf erase 0 30000;" \
90 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050091 "save\0" \
92 ""
TsiChung Liew9f751552008-07-23 20:38:53 -050093#else
94/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#ifdef CONFIG_SYS_ATMEL_BOOT
96# define CONFIG_SYS_UBOOT_END 0x0403FFFF
97#elif defined(CONFIG_SYS_INTEL_BOOT)
98# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew9f751552008-07-23 20:38:53 -050099#endif
100#define CONFIG_EXTRA_ENV_SETTINGS \
101 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200102 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -0500103 "loadaddr=0x40010000\0" \
104 "uboot=u-boot.bin\0" \
105 "load=tftp ${loadaddr} ${uboot}\0" \
106 "upd=run load; run prog\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200107 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
108 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
109 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
110 __stringify(CONFIG_SYS_UBOOT_END) ";" \
111 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew9f751552008-07-23 20:38:53 -0500112 " ${filesize}; save\0" \
113 ""
114#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500115
116/* ATA configuration */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500117#define CONFIG_IDE_RESET 1
118#define CONFIG_IDE_PREINIT 1
119#define CONFIG_ATAPI
120#undef CONFIG_LBA48
121
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_IDE_MAXBUS 1
123#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
126#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
129#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
130#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
131#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500132
133/* Realtime clock */
134#define CONFIG_MCFRTC
135#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500137
138/* Timer */
139#define CONFIG_MCFTMR
140#undef CONFIG_MCFPIT
141
142/* I2c */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200143#define CONFIG_SYS_I2C
144#define CONFIG_SYS_I2C_FSL
145#define CONFIG_SYS_FSL_I2C_SPEED 80000
146#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
jason6af3a0e2013-11-06 22:59:08 +0800147#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500149
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500150/* DSPI and Serial Flash */
TsiChung Liewee0a8462009-06-30 14:18:29 +0000151#define CONFIG_CF_SPI
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500152#define CONFIG_CF_DSPI
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500153#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500155#ifdef CONFIG_CMD_SPI
TsiChung Liew922cd752008-08-06 19:14:08 -0500156
TsiChung Liewee0a8462009-06-30 14:18:29 +0000157# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
158 DSPI_CTAR_PCSSCK_1CLK | \
159 DSPI_CTAR_PASC(0) | \
160 DSPI_CTAR_PDT(0) | \
161 DSPI_CTAR_CSSCK(0) | \
162 DSPI_CTAR_ASC(0) | \
163 DSPI_CTAR_DT(1))
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500164#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500165
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500166/* PCI */
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500167#ifdef CONFIG_CMD_PCI
TsiChung Liewf33fca22008-03-30 01:19:06 -0500168#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
173#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
174#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500175
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
177#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
178#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
181#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
182#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500183#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500184
185/* FPGA - Spartan 2 */
186/* experiment
Michal Simekb03b25c2013-05-01 18:05:56 +0200187#define CONFIG_FPGA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500188#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_FPGA_PROG_FEEDBACK
190#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500191*/
192
193/* Input, PCI, Flexbus, and VCO */
194#define CONFIG_EXTRA_CLOCK
195
TsiChung Liew9f751552008-07-23 20:38:53 -0500196#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500197
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500199
200#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500202#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500204#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
206#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
207#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500208
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500210
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500212
213/*
214 * Low Level Configuration Settings
215 * (address mappings, register initial values, etc.)
216 * You should know what you are doing if you make changes here.
217 */
218
219/*-----------------------------------------------------------------------
220 * Definitions for initial stack pointer and data area (in DPRAM)
221 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200223#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200225#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk553f0982010-10-26 13:32:32 +0200227#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500228
229/*-----------------------------------------------------------------------
230 * Start addresses for the final memory configuration
231 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500233 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_SDRAM_BASE 0x40000000
235#define CONFIG_SYS_SDRAM_BASE1 0x48000000
236#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
237#define CONFIG_SYS_SDRAM_CFG1 0x65311610
238#define CONFIG_SYS_SDRAM_CFG2 0x59670000
239#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
240#define CONFIG_SYS_SDRAM_EMOD 0x40010000
241#define CONFIG_SYS_SDRAM_MODE 0x00010033
242#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500243
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
245#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500246
TsiChung Liew9f751552008-07-23 20:38:53 -0500247#ifdef CONFIG_CF_SBF
Jason Jin09933fb2011-08-19 10:10:40 +0800248# define CONFIG_SERIAL_BOOT
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200249# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500250#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500252#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
254#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jin09933fb2011-08-19 10:10:40 +0800255
256/* Reserve 256 kB for malloc() */
257#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500258
259/*
260 * For booting Linux, the board info and command line data
261 * have to be in the first 8 MB of memory, since this is
262 * the maximum mapped by the Linux kernel during initialization ??
263 */
264/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500266
TsiChung Liew9f751552008-07-23 20:38:53 -0500267/*
268 * Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800269 * Environment is not embedded in u-boot. First time runing may have env
270 * crc error warning if there is no correct environment on the flash.
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500271 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500272#ifdef CONFIG_CF_SBF
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200273# define CONFIG_ENV_SPI_CS 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500274#endif
275#undef CONFIG_ENV_OVERWRITE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500276
277/*-----------------------------------------------------------------------
278 * FLASH organization
279 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewee0a8462009-06-30 14:18:29 +0000281# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
282# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200283# define CONFIG_ENV_OFFSET 0x30000
284# define CONFIG_ENV_SIZE 0x2000
285# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500286#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#ifdef CONFIG_SYS_ATMEL_BOOT
288# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
289# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
290# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
Jason Jin09933fb2011-08-19 10:10:40 +0800291# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
292# define CONFIG_ENV_SIZE 0x2000
293# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500294#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#ifdef CONFIG_SYS_INTEL_BOOT
296# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
297# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
298# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
299# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200300# define CONFIG_ENV_SIZE 0x2000
301# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500302#endif
303
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_FLASH_CFI
305#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500306
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200307# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewbbf6bbf2009-06-11 12:50:05 +0000308# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
310# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
311# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
312# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
313# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
314# define CONFIG_SYS_FLASH_CHECKSUM
315# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500316# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500317
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500318#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319# define CONFIG_SYS_ATMEL_REGION 4
320# define CONFIG_SYS_ATMEL_TOTALSECT 11
321# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
322# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500323#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500324#endif
325
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500326/*
327 * This is setting for JFFS2 support in u-boot.
328 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
329 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500330#ifdef CONFIG_CMD_JFFS2
331#ifdef CF_STMICRO_BOOT
332# define CONFIG_JFFS2_DEV "nor1"
333# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500335#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500337# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500338# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500340#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500342# define CONFIG_JFFS2_DEV "nor0"
343# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500345#endif
TsiChung Liew9f751552008-07-23 20:38:53 -0500346#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500347
348/*-----------------------------------------------------------------------
349 * Cache Configuration
350 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500352
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600353#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200354 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600355#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200356 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600357#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
358#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
359#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
360 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
361 CF_ACR_EN | CF_ACR_SM_ALL)
362#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
363 CF_CACR_ICINVA | CF_CACR_EUSP)
364#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
365 CF_CACR_DEC | CF_CACR_DDCM_P | \
366 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
367
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500368/*-----------------------------------------------------------------------
369 * Memory bank definitions
370 */
371/*
372 * CS0 - NOR Flash 1, 2, 4, or 8MB
373 * CS1 - CompactFlash and registers
374 * CS2 - CPLD
375 * CS3 - FPGA
376 * CS4 - Available
377 * CS5 - Available
378 */
379
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500381 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382#define CONFIG_SYS_CS0_BASE 0x04000000
383#define CONFIG_SYS_CS0_MASK 0x00070001
384#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500385/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define CONFIG_SYS_CS1_BASE 0x00000000
387#define CONFIG_SYS_CS1_MASK 0x01FF0001
388#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500389
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200390#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500391#else
392/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393#define CONFIG_SYS_CS0_BASE 0x00000000
394#define CONFIG_SYS_CS0_MASK 0x01FF0001
395#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500396 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397#define CONFIG_SYS_CS1_BASE 0x04000000
398#define CONFIG_SYS_CS1_MASK 0x00070001
399#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500400
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200401#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500402#endif
403
404/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200405#define CONFIG_SYS_CS2_BASE 0x08000000
406#define CONFIG_SYS_CS2_MASK 0x00070001
407#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500408
409/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410#define CONFIG_SYS_CS3_BASE 0x09000000
411#define CONFIG_SYS_CS3_MASK 0x00070001
412#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500413
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500414#endif /* _M54455EVB_H */