blob: 3b73bbc5255429a87239bd5cd3ec3709130ea8f8 [file] [log] [blame]
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +05301/*
2 * Copyright (C) 2013 Samsung Electronics
3 *
4 * Configuration settings for the SAMSUNG EXYNOS5 board.
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
Simon Glass4c7bb1d2014-10-07 22:01:44 -06009#ifndef __CONFIG_EXYNOS5_COMMON_H
10#define __CONFIG_EXYNOS5_COMMON_H
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053011
Simon Glass5ea01ab2014-10-07 22:01:45 -060012#define CONFIG_EXYNOS5 /* Exynos5 Family */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053013
Simon Glass5ea01ab2014-10-07 22:01:45 -060014#include "exynos-common.h"
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053015
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053016#define CONFIG_EXYNOS_SPL
17
Inha Songf44ef7d2015-03-13 17:48:35 +090018#ifdef FTRACE
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053019#define CONFIG_TRACE
20#define CONFIG_CMD_TRACE
21#define CONFIG_TRACE_BUFFER_SIZE (16 << 20)
22#define CONFIG_TRACE_EARLY_SIZE (8 << 20)
23#define CONFIG_TRACE_EARLY
24#define CONFIG_TRACE_EARLY_ADDR 0x50000000
Inha Songf44ef7d2015-03-13 17:48:35 +090025#endif
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053026
27/* Enable ACE acceleration for SHA1 and SHA256 */
28#define CONFIG_EXYNOS_ACE_SHA
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053029
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053030/* Power Down Modes */
31#define S5P_CHECK_SLEEP 0x00000BAD
32#define S5P_CHECK_DIDLE 0xBAD00000
33#define S5P_CHECK_LPA 0xABAD0000
34
35/* Offset for inform registers */
36#define INFORM0_OFFSET 0x800
37#define INFORM1_OFFSET 0x804
38#define INFORM2_OFFSET 0x808
39#define INFORM3_OFFSET 0x80c
40
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053041/* select serial console configuration */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053042#define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053043
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053044/* Thermal Management Unit */
45#define CONFIG_EXYNOS_TMU
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053046
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053047/* MMC SPL */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053048#define COPY_BL2_FNPTR_ADDR 0x02020030
Simon Glass5ea01ab2014-10-07 22:01:45 -060049#define CONFIG_SUPPORT_EMMC_BOOT
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053050
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053051/* specific .lds file */
52#define CONFIG_SPL_LDSCRIPT "board/samsung/common/exynos-uboot-spl.lds"
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053053
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053054/* Boot Argument Buffer Size */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053055/* memtest works on */
56#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
57#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
58#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
59
60#define CONFIG_RD_LVL
61
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053062#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
63#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
64#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
65#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
66#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
67#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
68#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
69#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
70#define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
71#define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
72#define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
73#define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
74#define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
75#define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
76#define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
77#define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
78
79#define CONFIG_SYS_MONITOR_BASE 0x00000000
80
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053081#define CONFIG_SYS_MMC_ENV_DEV 0
82
83#define CONFIG_SECURE_BL1_ONLY
84
85/* Secure FW size configuration */
86#ifdef CONFIG_SECURE_BL1_ONLY
87#define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
88#else
89#define CONFIG_SEC_FW_SIZE 0
90#endif
91
92/* Configuration of BL1, BL2, ENV Blocks on mmc */
93#define CONFIG_RES_BLOCK_SIZE (512)
94#define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
95#define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
96#define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
97
98#define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
99#define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
Akshay Saraswatfa253152014-06-18 17:53:59 +0530100
Bin Menga1875592016-02-05 19:30:11 -0800101/* U-Boot copy size from boot Media to DRAM.*/
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530102#define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
103#define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
104
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530105#define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
106#define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
107
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530108/* I2C */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530109#define CONFIG_SYS_I2C_S3C24X0
Przemyslaw Marczak189d8012015-01-27 13:36:39 +0100110#define CONFIG_SYS_I2C_S3C24X0_SPEED 100000 /* 100 Kbps */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530111#define CONFIG_SYS_I2C_S3C24X0_SLAVE 0x0
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530112
113/* SPI */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530114#ifdef CONFIG_SPI_FLASH
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530115#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
116#define CONFIG_SF_DEFAULT_SPEED 50000000
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530117#endif
118
119#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
120#define CONFIG_ENV_SPI_MODE SPI_MODE_0
121#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
122#define CONFIG_ENV_SPI_BUS 1
123#define CONFIG_ENV_SPI_MAX_HZ 50000000
124#endif
125
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530126/* Ethernet Controllor Driver */
127#ifdef CONFIG_CMD_NET
128#define CONFIG_SMC911X
129#define CONFIG_SMC911X_BASE 0x5000000
130#define CONFIG_SMC911X_16_BIT
131#define CONFIG_ENV_SROM_BANK 1
132#endif /*CONFIG_CMD_NET*/
133
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530134/* Enable Time Command */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530135
Sjoerd Simons66223782014-12-29 22:17:10 +0100136/* USB */
Sjoerd Simons66223782014-12-29 22:17:10 +0100137#define CONFIG_USB_HOST_ETHER
138#define CONFIG_USB_ETHER_ASIX
139#define CONFIG_USB_ETHER_SMSC95XX
Anand Moon76aab9e2016-03-05 19:38:23 +1030140#define CONFIG_USB_ETHER_RTL8152
Sjoerd Simons66223782014-12-29 22:17:10 +0100141
Akshay Saraswat582693b2014-06-18 17:54:01 +0530142/* USB boot mode */
143#define CONFIG_USB_BOOTING
144#define EXYNOS_COPY_USB_FNPTR_ADDR 0x02020070
145#define EXYNOS_USB_SECONDARY_BOOT 0xfeed0002
146#define EXYNOS_IRAM_SECONDARY_BASE 0x02020018
147
Ian Campbelle6825e02014-11-09 10:44:32 +0000148#define BOOT_TARGET_DEVICES(func) \
149 func(MMC, mmc, 1) \
150 func(MMC, mmc, 0) \
151 func(PXE, pxe, na) \
152 func(DHCP, dhcp, na)
153
154#include <config_distro_bootcmd.h>
155
156#ifndef MEM_LAYOUT_ENV_SETTINGS
157/* 2GB RAM, bootm size of 256M, load scripts after that */
158#define MEM_LAYOUT_ENV_SETTINGS \
159 "bootm_size=0x10000000\0" \
160 "kernel_addr_r=0x42000000\0" \
161 "fdt_addr_r=0x43000000\0" \
162 "ramdisk_addr_r=0x43300000\0" \
163 "scriptaddr=0x50000000\0" \
164 "pxefile_addr_r=0x51000000\0"
165#endif
166
167#ifndef EXYNOS_DEVICE_SETTINGS
168#define EXYNOS_DEVICE_SETTINGS \
169 "stdin=serial\0" \
170 "stdout=serial\0" \
171 "stderr=serial\0"
172#endif
173
174#ifndef EXYNOS_FDTFILE_SETTING
175#define EXYNOS_FDTFILE_SETTING
176#endif
177
178#define CONFIG_EXTRA_ENV_SETTINGS \
179 EXYNOS_DEVICE_SETTINGS \
180 EXYNOS_FDTFILE_SETTING \
181 MEM_LAYOUT_ENV_SETTINGS \
182 BOOTENV
183
Simon Glass4c7bb1d2014-10-07 22:01:44 -0600184#endif /* __CONFIG_EXYNOS5_COMMON_H */