Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2012 Altera Corporation <www.altera.com> |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 4 | */ |
Dinh Nguyen | 48275c9 | 2015-12-03 16:05:59 -0600 | [diff] [blame] | 5 | #ifndef __CONFIG_SOCFPGA_COMMON_H__ |
| 6 | #define __CONFIG_SOCFPGA_COMMON_H__ |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 7 | |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 8 | /* |
| 9 | * High level configuration |
| 10 | */ |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 11 | #define CONFIG_CLOCKS |
| 12 | |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 13 | #define CONFIG_TIMESTAMP /* Print image info with timestamp */ |
| 14 | |
| 15 | /* |
| 16 | * Memory configurations |
| 17 | */ |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 18 | #define PHYS_SDRAM_1 0x0 |
Marek Vasut | 0223a95 | 2014-11-04 04:25:09 +0100 | [diff] [blame] | 19 | #define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024) |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 20 | #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1 |
| 21 | #define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE |
Ley Foon Tan | 1b25940 | 2017-04-26 02:44:46 +0800 | [diff] [blame] | 22 | #if defined(CONFIG_TARGET_SOCFPGA_GEN5) |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 23 | #define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000 |
Marek Vasut | 7599b53 | 2015-07-12 15:23:28 +0200 | [diff] [blame] | 24 | #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 |
Ley Foon Tan | 1b25940 | 2017-04-26 02:44:46 +0800 | [diff] [blame] | 25 | #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10) |
| 26 | #define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000 |
Simon Goldschmidt | 4399e48 | 2019-04-09 21:02:04 +0200 | [diff] [blame] | 27 | /* SPL memory allocation configuration, this is for FAT implementation */ |
| 28 | #ifndef CONFIG_SYS_SPL_MALLOC_SIZE |
| 29 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x10000 |
| 30 | #endif |
| 31 | #define CONFIG_SYS_INIT_RAM_SIZE (0x40000 - CONFIG_SYS_SPL_MALLOC_SIZE) |
| 32 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_INIT_RAM_ADDR + \ |
| 33 | CONFIG_SYS_INIT_RAM_SIZE) |
Ley Foon Tan | 1b25940 | 2017-04-26 02:44:46 +0800 | [diff] [blame] | 34 | #endif |
Stefan Roese | f457c52 | 2018-10-30 10:00:22 +0100 | [diff] [blame] | 35 | |
| 36 | /* |
| 37 | * Some boards (e.g. socfpga_sr1500) use 8 bytes at the end of the internal |
| 38 | * SRAM as bootcounter storage. Make sure to not put the stack directly |
| 39 | * at this address to not overwrite the bootcounter by checking, if the |
| 40 | * bootcounter address is located in the internal SRAM. |
| 41 | */ |
| 42 | #if ((CONFIG_SYS_BOOTCOUNT_ADDR > CONFIG_SYS_INIT_RAM_ADDR) && \ |
| 43 | (CONFIG_SYS_BOOTCOUNT_ADDR < (CONFIG_SYS_INIT_RAM_ADDR + \ |
| 44 | CONFIG_SYS_INIT_RAM_SIZE))) |
Simon Goldschmidt | 4399e48 | 2019-04-09 21:02:04 +0200 | [diff] [blame] | 45 | #define CONFIG_SPL_STACK CONFIG_SYS_BOOTCOUNT_ADDR |
Stefan Roese | f457c52 | 2018-10-30 10:00:22 +0100 | [diff] [blame] | 46 | #else |
Simon Goldschmidt | 4399e48 | 2019-04-09 21:02:04 +0200 | [diff] [blame] | 47 | #define CONFIG_SPL_STACK \ |
Marek Vasut | 768f23d | 2018-04-26 22:23:05 +0200 | [diff] [blame] | 48 | (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE) |
Stefan Roese | f457c52 | 2018-10-30 10:00:22 +0100 | [diff] [blame] | 49 | #endif |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 50 | |
Simon Goldschmidt | 4399e48 | 2019-04-09 21:02:04 +0200 | [diff] [blame] | 51 | /* |
| 52 | * U-Boot stack setup: if SPL post-reloc uses DDR stack, use it in pre-reloc |
| 53 | * phase of U-Boot, too. This prevents overwriting SPL data if stack/heap usage |
| 54 | * in U-Boot pre-reloc is higher than in SPL. |
| 55 | */ |
| 56 | #if defined(CONFIG_SPL_STACK_R_ADDR) && CONFIG_SPL_STACK_R_ADDR |
| 57 | #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SPL_STACK_R_ADDR |
| 58 | #else |
| 59 | #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SPL_STACK |
| 60 | #endif |
| 61 | |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 62 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 63 | |
| 64 | /* |
| 65 | * U-Boot general configurations |
| 66 | */ |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 67 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */ |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 68 | /* Print buffer size */ |
| 69 | #define CONFIG_SYS_MAXARGS 32 /* Max number of command args */ |
| 70 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE |
| 71 | /* Boot argument buffer size */ |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 72 | |
| 73 | /* |
| 74 | * Cache |
| 75 | */ |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 76 | #define CONFIG_SYS_L2_PL310 |
| 77 | #define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS |
| 78 | |
| 79 | /* |
| 80 | * Ethernet on SoC (EMAC) |
| 81 | */ |
Marek Vasut | f791732 | 2018-04-23 01:26:10 +0200 | [diff] [blame] | 82 | #ifdef CONFIG_CMD_NET |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 83 | #define CONFIG_DW_ALTDESCRIPTOR |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 84 | #endif |
| 85 | |
| 86 | /* |
| 87 | * FPGA Driver |
| 88 | */ |
| 89 | #ifdef CONFIG_CMD_FPGA |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 90 | #define CONFIG_FPGA_COUNT 1 |
| 91 | #endif |
Tien Fong Chee | 9af91b7 | 2017-07-26 13:05:44 +0800 | [diff] [blame] | 92 | |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 93 | /* |
| 94 | * L4 OSC1 Timer 0 |
| 95 | */ |
Marek Vasut | 331c372 | 2018-08-18 16:00:31 +0200 | [diff] [blame] | 96 | #ifndef CONFIG_TIMER |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 97 | /* This timer uses eosc1, whose clock frequency is fixed at any condition. */ |
| 98 | #define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS |
| 99 | #define CONFIG_SYS_TIMER_COUNTS_DOWN |
| 100 | #define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4) |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 101 | #define CONFIG_SYS_TIMER_RATE 25000000 |
Marek Vasut | 331c372 | 2018-08-18 16:00:31 +0200 | [diff] [blame] | 102 | #endif |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 103 | |
| 104 | /* |
| 105 | * L4 Watchdog |
| 106 | */ |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 107 | #define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS |
| 108 | #define CONFIG_DW_WDT_CLOCK_KHZ 25000 |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 109 | |
| 110 | /* |
| 111 | * MMC Driver |
| 112 | */ |
| 113 | #ifdef CONFIG_CMD_MMC |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 114 | /* FIXME */ |
| 115 | /* using smaller max blk cnt to avoid flooding the limited stack we have */ |
| 116 | #define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */ |
| 117 | #endif |
| 118 | |
Stefan Roese | 7fb0f59 | 2014-11-07 12:37:52 +0100 | [diff] [blame] | 119 | /* |
Marek Vasut | c339ea5 | 2015-12-20 04:00:46 +0100 | [diff] [blame] | 120 | * NAND Support |
| 121 | */ |
| 122 | #ifdef CONFIG_NAND_DENALI |
| 123 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Marek Vasut | c339ea5 | 2015-12-20 04:00:46 +0100 | [diff] [blame] | 124 | #define CONFIG_SYS_NAND_ONFI_DETECTION |
Marek Vasut | c339ea5 | 2015-12-20 04:00:46 +0100 | [diff] [blame] | 125 | #define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS |
| 126 | #define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS |
Marek Vasut | c339ea5 | 2015-12-20 04:00:46 +0100 | [diff] [blame] | 127 | #endif |
| 128 | |
| 129 | /* |
Stefan Roese | 7fb0f59 | 2014-11-07 12:37:52 +0100 | [diff] [blame] | 130 | * QSPI support |
| 131 | */ |
Stefan Roese | 7fb0f59 | 2014-11-07 12:37:52 +0100 | [diff] [blame] | 132 | /* QSPI reference clock */ |
| 133 | #ifndef __ASSEMBLY__ |
| 134 | unsigned int cm_get_qspi_controller_clk_hz(void); |
| 135 | #define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz() |
| 136 | #endif |
Stefan Roese | 7fb0f59 | 2014-11-07 12:37:52 +0100 | [diff] [blame] | 137 | |
Marek Vasut | 0c745d0 | 2015-08-19 23:23:53 +0200 | [diff] [blame] | 138 | /* |
Marek Vasut | 20cadbb | 2014-10-24 23:34:25 +0200 | [diff] [blame] | 139 | * USB |
| 140 | */ |
Marek Vasut | 20cadbb | 2014-10-24 23:34:25 +0200 | [diff] [blame] | 141 | |
| 142 | /* |
Marek Vasut | 0223a95 | 2014-11-04 04:25:09 +0100 | [diff] [blame] | 143 | * USB Gadget (DFU, UMS) |
| 144 | */ |
| 145 | #if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE) |
Marek Vasut | 55ce55f | 2016-10-29 21:15:56 +0200 | [diff] [blame] | 146 | #define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024) |
Marek Vasut | 0223a95 | 2014-11-04 04:25:09 +0100 | [diff] [blame] | 147 | #define DFU_DEFAULT_POLL_TIMEOUT 300 |
| 148 | |
| 149 | /* USB IDs */ |
Sam Protsenko | e6c0bc0 | 2016-04-13 14:20:30 +0300 | [diff] [blame] | 150 | #define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525 |
| 151 | #define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5 |
Marek Vasut | 0223a95 | 2014-11-04 04:25:09 +0100 | [diff] [blame] | 152 | #endif |
| 153 | |
| 154 | /* |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 155 | * U-Boot environment |
| 156 | */ |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 157 | |
Chin Liang See | 79cc48e | 2015-12-21 21:02:45 +0800 | [diff] [blame] | 158 | /* Environment for SDMMC boot */ |
Tom Rini | a09fea1 | 2019-11-18 20:02:10 -0500 | [diff] [blame] | 159 | #if defined(CONFIG_ENV_IS_IN_MMC) |
Dalon Westergreen | 451e824 | 2017-04-13 07:30:29 -0700 | [diff] [blame] | 160 | #define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */ |
Chin Liang See | 79cc48e | 2015-12-21 21:02:45 +0800 | [diff] [blame] | 161 | #endif |
| 162 | |
Chin Liang See | ec8b752 | 2016-02-24 16:50:22 +0800 | [diff] [blame] | 163 | /* Environment for QSPI boot */ |
Chin Liang See | ec8b752 | 2016-02-24 16:50:22 +0800 | [diff] [blame] | 164 | |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 165 | /* |
| 166 | * SPL |
Marek Vasut | 34584d1 | 2014-10-16 12:25:40 +0200 | [diff] [blame] | 167 | * |
Tien Fong Chee | 421a21c | 2017-12-05 15:58:04 +0800 | [diff] [blame] | 168 | * SRAM Memory layout for gen 5: |
Marek Vasut | 34584d1 | 2014-10-16 12:25:40 +0200 | [diff] [blame] | 169 | * |
| 170 | * 0xFFFF_0000 ...... Start of SRAM |
| 171 | * 0xFFFF_xxxx ...... Top of stack (grows down) |
Simon Goldschmidt | 798baf7 | 2019-04-09 21:02:03 +0200 | [diff] [blame] | 172 | * 0xFFFF_yyyy ...... Global Data |
| 173 | * 0xFFFF_zzzz ...... Malloc area |
| 174 | * 0xFFFF_FFFF ...... End of SRAM |
Tien Fong Chee | 421a21c | 2017-12-05 15:58:04 +0800 | [diff] [blame] | 175 | * |
| 176 | * SRAM Memory layout for Arria 10: |
| 177 | * 0xFFE0_0000 ...... Start of SRAM (bottom) |
| 178 | * 0xFFEx_xxxx ...... Top of stack (grows down to bottom) |
| 179 | * 0xFFEy_yyyy ...... Global Data |
| 180 | * 0xFFEz_zzzz ...... Malloc area (grows up to top) |
| 181 | * 0xFFE3_FFFF ...... End of SRAM (top) |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 182 | */ |
Simon Goldschmidt | 92a4745 | 2019-03-15 20:44:32 +0100 | [diff] [blame] | 183 | #ifndef CONFIG_SPL_TEXT_BASE |
Ley Foon Tan | 1b25940 | 2017-04-26 02:44:46 +0800 | [diff] [blame] | 184 | #define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE |
Simon Goldschmidt | 92a4745 | 2019-03-15 20:44:32 +0100 | [diff] [blame] | 185 | #endif |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 186 | |
Marek Vasut | d3f34e7 | 2015-07-10 00:04:23 +0200 | [diff] [blame] | 187 | /* SPL SDMMC boot support */ |
| 188 | #ifdef CONFIG_SPL_MMC_SUPPORT |
Tien Fong Chee | f4b4092 | 2019-01-23 14:20:05 +0800 | [diff] [blame] | 189 | #if defined(CONFIG_SPL_FS_FAT) || defined(CONFIG_SPL_FS_EXT4) |
Dalon Westergreen | 998f7cb | 2019-08-07 10:37:36 -0700 | [diff] [blame] | 190 | #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" |
Dalon Westergreen | 451e824 | 2017-04-13 07:30:29 -0700 | [diff] [blame] | 191 | #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 |
| 192 | #endif |
| 193 | #else |
| 194 | #ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION |
| 195 | #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1 |
Marek Vasut | d3f34e7 | 2015-07-10 00:04:23 +0200 | [diff] [blame] | 196 | #endif |
| 197 | #endif |
Pavel Machek | 5095ee0 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 198 | |
Marek Vasut | 346d6f5 | 2015-07-21 07:50:03 +0200 | [diff] [blame] | 199 | /* SPL QSPI boot support */ |
Marek Vasut | 346d6f5 | 2015-07-21 07:50:03 +0200 | [diff] [blame] | 200 | |
Marek Vasut | c339ea5 | 2015-12-20 04:00:46 +0100 | [diff] [blame] | 201 | /* SPL NAND boot support */ |
| 202 | #ifdef CONFIG_SPL_NAND_SUPPORT |
Marek Vasut | bd6363a | 2018-05-08 18:44:43 +0200 | [diff] [blame] | 203 | #if defined(CONFIG_TARGET_SOCFPGA_GEN5) |
Marek Vasut | c339ea5 | 2015-12-20 04:00:46 +0100 | [diff] [blame] | 204 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000 |
Marek Vasut | bd6363a | 2018-05-08 18:44:43 +0200 | [diff] [blame] | 205 | #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10) |
| 206 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x100000 |
| 207 | #endif |
Marek Vasut | c339ea5 | 2015-12-20 04:00:46 +0100 | [diff] [blame] | 208 | #endif |
| 209 | |
Dalon Westergreen | 451e824 | 2017-04-13 07:30:29 -0700 | [diff] [blame] | 210 | /* Extra Environment */ |
| 211 | #ifndef CONFIG_SPL_BUILD |
Dalon Westergreen | 451e824 | 2017-04-13 07:30:29 -0700 | [diff] [blame] | 212 | |
Simon Goldschmidt | 1c7fa79 | 2018-01-25 07:18:27 +0100 | [diff] [blame] | 213 | #ifdef CONFIG_CMD_DHCP |
| 214 | #define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na) |
| 215 | #else |
| 216 | #define BOOT_TARGET_DEVICES_DHCP(func) |
| 217 | #endif |
| 218 | |
Joe Hershberger | 86271b3 | 2018-04-13 15:26:40 -0500 | [diff] [blame] | 219 | #if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP) |
Dalon Westergreen | 451e824 | 2017-04-13 07:30:29 -0700 | [diff] [blame] | 220 | #define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na) |
| 221 | #else |
| 222 | #define BOOT_TARGET_DEVICES_PXE(func) |
| 223 | #endif |
| 224 | |
| 225 | #ifdef CONFIG_CMD_MMC |
| 226 | #define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0) |
| 227 | #else |
| 228 | #define BOOT_TARGET_DEVICES_MMC(func) |
| 229 | #endif |
| 230 | |
| 231 | #define BOOT_TARGET_DEVICES(func) \ |
| 232 | BOOT_TARGET_DEVICES_MMC(func) \ |
| 233 | BOOT_TARGET_DEVICES_PXE(func) \ |
Simon Goldschmidt | 1c7fa79 | 2018-01-25 07:18:27 +0100 | [diff] [blame] | 234 | BOOT_TARGET_DEVICES_DHCP(func) |
Dalon Westergreen | 451e824 | 2017-04-13 07:30:29 -0700 | [diff] [blame] | 235 | |
| 236 | #include <config_distro_bootcmd.h> |
| 237 | |
| 238 | #ifndef CONFIG_EXTRA_ENV_SETTINGS |
| 239 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 240 | "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \ |
| 241 | "bootm_size=0xa000000\0" \ |
| 242 | "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \ |
| 243 | "fdt_addr_r=0x02000000\0" \ |
| 244 | "scriptaddr=0x02100000\0" \ |
| 245 | "pxefile_addr_r=0x02200000\0" \ |
| 246 | "ramdisk_addr_r=0x02300000\0" \ |
Simon Goldschmidt | 4b2e32e | 2019-03-01 20:12:31 +0100 | [diff] [blame] | 247 | "socfpga_legacy_reset_compat=1\0" \ |
Dalon Westergreen | 451e824 | 2017-04-13 07:30:29 -0700 | [diff] [blame] | 248 | BOOTENV |
| 249 | |
| 250 | #endif |
| 251 | #endif |
| 252 | |
Dinh Nguyen | 48275c9 | 2015-12-03 16:05:59 -0600 | [diff] [blame] | 253 | #endif /* __CONFIG_SOCFPGA_COMMON_H__ */ |