blob: 3056cb0b4496aab6e57bcfa0a0829e318161e283 [file] [log] [blame]
Stefan Roeseb765ffb2007-06-15 08:18:01 +02001/*
2 * (C) Copyright 2007
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
19 */
20
21/************************************************************************
22 * lwmon5.h - configuration for lwmon5 board
23 ***********************************************************************/
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*-----------------------------------------------------------------------
28 * High Level Configuration Options
29 *----------------------------------------------------------------------*/
30#define CONFIG_LWMON5 1 /* Board is lwmon5 */
31#define CONFIG_440EPX 1 /* Specific PPC440EPx */
Stefan Roesee73846b2007-06-15 11:33:41 +020032#define CONFIG_440 1 /* ... PPC440 family */
Stefan Roeseb765ffb2007-06-15 08:18:01 +020033#define CONFIG_4xx 1 /* ... PPC4xx family */
34#define CONFIG_SYS_CLK_FREQ 33300000 /* external freq to pll */
35
36#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
Stefan Roese3ad63872007-08-21 16:27:57 +020037#define CONFIG_BOARD_POSTCLK_INIT 1 /* Call board_postclk_init */
Stefan Roeseb765ffb2007-06-15 08:18:01 +020038#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
Yuri Tikhonov0f009f72008-02-04 17:11:53 +010039#define CONFIG_BOARD_RESET 1 /* Call board_reset */
Stefan Roeseb765ffb2007-06-15 08:18:01 +020040
41/*-----------------------------------------------------------------------
42 * Base addresses -- Note these are effective addresses where the
43 * actual resources get mapped (not physical addresses)
44 *----------------------------------------------------------------------*/
45#define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
46#define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc() */
47
48#define CFG_BOOT_BASE_ADDR 0xf0000000
49#define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
Stefan Roese9f24a802007-07-24 09:52:52 +020050#define CFG_FLASH_BASE 0xf8000000 /* start of FLASH */
Stefan Roeseb765ffb2007-06-15 08:18:01 +020051#define CFG_MONITOR_BASE TEXT_BASE
52#define CFG_LIME_BASE_0 0xc0000000
53#define CFG_LIME_BASE_1 0xc1000000
54#define CFG_LIME_BASE_2 0xc2000000
55#define CFG_LIME_BASE_3 0xc3000000
56#define CFG_FPGA_BASE_0 0xc4000000
57#define CFG_FPGA_BASE_1 0xc4200000
58#define CFG_OCM_BASE 0xe0010000 /* ocm */
59#define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
60#define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
61#define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
62#define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
63#define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
64
65/* Don't change either of these */
66#define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
67
68#define CFG_USB2D0_BASE 0xe0000100
69#define CFG_USB_DEVICE 0xe0000000
70#define CFG_USB_HOST 0xe0000400
71
72/*-----------------------------------------------------------------------
73 * Initial RAM & stack pointer
74 *----------------------------------------------------------------------*/
Stefan Roese8f24e062008-01-09 10:28:20 +010075/*
76 * On LWMON5 we use D-cache as init-ram and stack pointer. We also move
77 * the POST_WORD from OCM to a 440EPx register that preserves it's
78 * content during reset (GPT0_COM6). This way we reserve the OCM (16k)
79 * for logbuffer only.
80 */
81#define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */
82#define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */
Stefan Roeseb765ffb2007-06-15 08:18:01 +020083#define CFG_INIT_RAM_END (4 << 10)
Stefan Roese8f24e062008-01-09 10:28:20 +010084#define CFG_GBL_DATA_SIZE 256 /* num bytes initial data*/
Stefan Roeseb765ffb2007-06-15 08:18:01 +020085#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
Stefan Roese8f24e062008-01-09 10:28:20 +010086#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
87#define CFG_POST_ALT_WORD_ADDR (CFG_PERIPHERAL_BASE + GPT0_COMP6)
88 /* unused GPT0 COMP reg */
Stefan Roese14f73ca2008-03-26 10:14:11 +010089#define CFG_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
90 /* 440EPx errata CHIP 11 */
Stefan Roeseb765ffb2007-06-15 08:18:01 +020091
Yuri Tikhonov8f15d4a2008-02-04 14:10:42 +010092/* Additional registers for watchdog timer post test */
93
94#define CFG_DSPIC_TEST_ADDR (CFG_PERIPHERAL_BASE + GPT0_COMP5)
95#define CFG_WATCHDOG_TIME_ADDR (CFG_PERIPHERAL_BASE + GPT0_COMP4)
96#define CFG_WATCHDOG_FLAGS_ADDR (CFG_PERIPHERAL_BASE + GPT0_COMP5)
97#define CFG_WATCHDOG_MAGIC 0x12480000
98#define CFG_WATCHDOG_MAGIC_MASK 0xFFFF0000
99#define CFG_DSPIC_TEST_MASK 0x00000001
100
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200101/*-----------------------------------------------------------------------
102 * Serial Port
103 *----------------------------------------------------------------------*/
104#undef CFG_EXT_SERIAL_CLOCK /* no external clock provided */
105#define CONFIG_BAUDRATE 115200
106#define CONFIG_SERIAL_MULTI 1
107/* define this if you want console on UART1 */
108#define CONFIG_UART1_CONSOLE 1 /* use UART1 as console */
109
110#define CFG_BAUDRATE_TABLE \
111 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
112
113/*-----------------------------------------------------------------------
114 * Environment
115 *----------------------------------------------------------------------*/
116#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
117
118/*-----------------------------------------------------------------------
119 * FLASH related
120 *----------------------------------------------------------------------*/
121#define CFG_FLASH_CFI /* The flash is CFI compatible */
122#define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
123
Stefan Roese9f24a802007-07-24 09:52:52 +0200124#define CFG_FLASH0 0xFC000000
125#define CFG_FLASH1 0xF8000000
126#define CFG_FLASH_BANKS_LIST { CFG_FLASH1, CFG_FLASH0 }
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200127
Stefan Roese9f24a802007-07-24 09:52:52 +0200128#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200129#define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
130
131#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
132#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
133
134#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
135#define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
136
137#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
138#define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
139
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200140#define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200141#define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
142#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
143
144/* Address and size of Redundant Environment Sector */
145#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
146#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
147
148/*-----------------------------------------------------------------------
149 * DDR SDRAM
150 *----------------------------------------------------------------------*/
151#define CFG_MBYTES_SDRAM (256) /* 256MB */
152#define CFG_DDR_CACHED_ADDR 0x40000000 /* setup 2nd TLB cached here */
153#define CONFIG_DDR_DATA_EYE 1 /* use DDR2 optimization */
154#if 0 /* test-only: disable ECC for now */
155#define CONFIG_DDR_ECC 1 /* enable ECC */
Stefan Roese3e4c90c2007-08-10 08:42:55 +0200156#define CFG_POST_ECC_ON CFG_POST_ECC
157#else
158#define CFG_POST_ECC_ON 0
159#endif
Pavel Kolesnikov531e3e82007-07-20 15:03:03 +0200160
161/* POST support */
Stefan Roese75e1a842007-08-24 15:41:42 +0200162#define CONFIG_POST (CFG_POST_CACHE | \
Stefan Roese3e4c90c2007-08-10 08:42:55 +0200163 CFG_POST_CPU | \
Stefan Roese75e1a842007-08-24 15:41:42 +0200164 CFG_POST_ECC_ON | \
Stefan Roese3e4c90c2007-08-10 08:42:55 +0200165 CFG_POST_ETHER | \
Stefan Roese75e1a842007-08-24 15:41:42 +0200166 CFG_POST_FPU | \
167 CFG_POST_I2C | \
168 CFG_POST_MEMORY | \
169 CFG_POST_RTC | \
170 CFG_POST_SPR | \
Yuri Tikhonov8f15d4a2008-02-04 14:10:42 +0100171 CFG_POST_UART | \
172 CFG_POST_SYSMON | \
173 CFG_POST_WATCHDOG | \
174 CFG_POST_DSP | \
175 CFG_POST_BSPEC1 | \
176 CFG_POST_BSPEC2 | \
177 CFG_POST_BSPEC3 | \
178 CFG_POST_BSPEC4 | \
179 CFG_POST_BSPEC5)
180
181#define CONFIG_POST_WATCHDOG {\
182 "Watchdog timer test", \
183 "watchdog", \
184 "This test checks the watchdog timer.", \
185 POST_RAM | POST_POWERON | POST_SLOWTEST | POST_MANUAL | POST_REBOOT, \
186 &lwmon5_watchdog_post_test, \
187 NULL, \
188 NULL, \
189 CFG_POST_WATCHDOG \
190 }
191
192#define CONFIG_POST_BSPEC1 {\
193 "dsPIC init test", \
194 "dspic_init", \
195 "This test returns result of dsPIC READY test run earlier.", \
196 POST_RAM | POST_ALWAYS, \
197 &dspic_init_post_test, \
198 NULL, \
199 NULL, \
200 CFG_POST_BSPEC1 \
201 }
202
203#define CONFIG_POST_BSPEC2 {\
204 "dsPIC test", \
205 "dspic", \
206 "This test gets result of dsPIC POST and dsPIC version.", \
207 POST_RAM | POST_ALWAYS, \
208 &dspic_post_test, \
209 NULL, \
210 NULL, \
211 CFG_POST_BSPEC2 \
212 }
213
214#define CONFIG_POST_BSPEC3 {\
215 "FPGA test", \
216 "fpga", \
217 "This test checks FPGA registers and memory.", \
218 POST_RAM | POST_ALWAYS, \
219 &fpga_post_test, \
220 NULL, \
221 NULL, \
222 CFG_POST_BSPEC3 \
223 }
224
225#define CONFIG_POST_BSPEC4 {\
226 "GDC test", \
227 "gdc", \
228 "This test checks GDC registers and memory.", \
229 POST_RAM | POST_ALWAYS, \
230 &gdc_post_test, \
231 NULL, \
232 NULL, \
233 CFG_POST_BSPEC4 \
234 }
235
236#define CONFIG_POST_BSPEC5 {\
237 "SYSMON1 test", \
238 "sysmon1", \
239 "This test checks GPIO_62_EPX pin indicating power failure.", \
240 POST_RAM | POST_MANUAL | POST_NORMAL | POST_SLOWTEST, \
241 &sysmon1_post_test, \
242 NULL, \
243 NULL, \
244 CFG_POST_BSPEC5 \
245 }
Stefan Roese3e4c90c2007-08-10 08:42:55 +0200246
Stefan Roese42d55ea2007-12-22 12:20:09 +0100247#define CFG_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
Stefan Roese3e4c90c2007-08-10 08:42:55 +0200248#define CONFIG_LOGBUFFER
Yuri Tikhonov3d610182008-02-06 18:48:36 +0100249#define CONFIG_ALT_LH_ADDR (CFG_PERIPHERAL_BASE + GPT0_COMP1)
250#define CONFIG_ALT_LB_ADDR (CFG_OCM_BASE)
Stefan Roese3e4c90c2007-08-10 08:42:55 +0200251#define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200252
253/*-----------------------------------------------------------------------
254 * I2C
255 *----------------------------------------------------------------------*/
256#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
257#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Stefan Roesec25dd8f2007-08-23 11:02:37 +0200258#define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200259#define CFG_I2C_SLAVE 0x7F
260
Stefan Roesec25dd8f2007-08-23 11:02:37 +0200261#define CFG_I2C_EEPROM_ADDR 0x53 /* EEPROM AT24C128 */
262#define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
263#define CFG_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel AT24C128 has */
264 /* 64 byte page write mode using*/
265 /* last 6 bits of the address */
266#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200267#define CFG_EEPROM_PAGE_WRITE_ENABLE
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200268
269#define CONFIG_RTC_PCF8563 1 /* enable Philips PCF8563 RTC */
270#define CFG_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */
Stefan Roese3ad63872007-08-21 16:27:57 +0200271#define CFG_I2C_KEYBD_ADDR 0x56 /* PIC LWE keyboard */
Yuri Tikhonov8f15d4a2008-02-04 14:10:42 +0100272#define CFG_I2C_DSPIC_IO_ADDR 0x57 /* PIC I/O addr */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200273
Stefan Roese3ad63872007-08-21 16:27:57 +0200274#define CONFIG_POST_KEY_MAGIC "3C+3E" /* press F3 + F5 keys to force POST */
275#if 0
276#define CONFIG_AUTOBOOT_KEYED /* Enable "password" protection */
277#define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d sec...\n"
278#define CONFIG_AUTOBOOT_DELAY_STR " " /* "password" */
279#endif
280
281#define CONFIG_PREBOOT "setenv bootdelay 15"
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200282
283#undef CONFIG_BOOTARGS
284
285#define CONFIG_EXTRA_ENV_SETTINGS \
286 "hostname=lwmon5\0" \
287 "netdev=eth0\0" \
Stefan Roese5d187432007-07-06 11:48:24 +0200288 "unlock=yes\0" \
Stefan Roese3e4c90c2007-08-10 08:42:55 +0200289 "logversion=2\0" \
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200290 "nfsargs=setenv bootargs root=/dev/nfs rw " \
291 "nfsroot=${serverip}:${rootpath}\0" \
292 "ramargs=setenv bootargs root=/dev/ram rw\0" \
293 "addip=setenv bootargs ${bootargs} " \
294 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
295 ":${hostname}:${netdev}:off panic=1\0" \
296 "addtty=setenv bootargs ${bootargs} console=ttyS1,${baudrate}\0"\
Stefan Roese04625762007-08-29 16:31:18 +0200297 "addmisc=setenv bootargs ${bootargs} rtc-pcf8563.probe=0,0x51\0"\
298 "flash_nfs=run nfsargs addip addtty addmisc;" \
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200299 "bootm ${kernel_addr}\0" \
Stefan Roese04625762007-08-29 16:31:18 +0200300 "flash_self=run ramargs addip addtty addmisc;" \
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200301 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Stefan Roese04625762007-08-29 16:31:18 +0200302 "net_nfs=tftp 200000 ${bootfile};" \
303 "run nfsargs addip addtty addmisc;bootm\0" \
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200304 "rootpath=/opt/eldk/ppc_4xxFP\0" \
305 "bootfile=/tftpboot/lwmon5/uImage\0" \
306 "kernel_addr=FC000000\0" \
307 "ramdisk_addr=FC180000\0" \
308 "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
309 "update=protect off FFF80000 FFFFFFFF;era FFF80000 FFFFFFFF;" \
310 "cp.b 200000 FFF80000 80000\0" \
Detlev Zundeld8ab58b2008-03-06 16:45:53 +0100311 "upd=run load update\0" \
Stefan Roese334043f2007-07-06 12:26:51 +0200312 "lwe_env=tftp 200000 /tftpboot.dev/lwmon5/env_uboot.bin;" \
313 "autoscr 200000\0" \
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200314 ""
315#define CONFIG_BOOTCOMMAND "run flash_self"
316
317#if 0
318#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
319#else
320#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
321#endif
322
323#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
324#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
325
326#define CONFIG_IBM_EMAC4_V4 1
327#define CONFIG_MII 1 /* MII PHY management */
328#define CONFIG_PHY_ADDR 3 /* PHY address, See schematics */
329
330#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
Stefan Roese3ad63872007-08-21 16:27:57 +0200331#define CONFIG_PHY_RESET_DELAY 300
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200332
333#define CONFIG_HAS_ETH0
334#define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
335
336#define CONFIG_NET_MULTI 1
337#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
338#define CONFIG_PHY1_ADDR 1
339
Anatolij Gustschind610a602008-01-11 15:31:09 +0100340/* Video console */
341#define CONFIG_VIDEO
342#define CONFIG_VIDEO_MB862xx
343#define CONFIG_CFB_CONSOLE
344#define CONFIG_VIDEO_LOGO
345#define CONFIG_CONSOLE_EXTRA_INFO
346#define VIDEO_FB_16BPP_PIXEL_SWAP
347
348#define CONFIG_VGA_AS_SINGLE_DEVICE
349#define CONFIG_VIDEO_SW_CURSOR
350#define CONFIG_SPLASH_SCREEN
351
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200352/* USB */
353#ifdef CONFIG_440EPX
354#define CONFIG_USB_OHCI
355#define CONFIG_USB_STORAGE
356
357/* Comment this out to enable USB 1.1 device */
358#define USB_2_0_DEVICE
359
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200360#endif /* CONFIG_440EPX */
361
362/* Partitions */
363#define CONFIG_MAC_PARTITION
364#define CONFIG_DOS_PARTITION
365#define CONFIG_ISO_PARTITION
366
Jon Loeligera22d4da2007-07-08 15:42:59 -0500367/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500368 * BOOTP options
369 */
370#define CONFIG_BOOTP_BOOTFILESIZE
371#define CONFIG_BOOTP_BOOTPATH
372#define CONFIG_BOOTP_GATEWAY
373#define CONFIG_BOOTP_HOSTNAME
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200374
Jon Loeliger079a1362007-07-10 10:12:10 -0500375/*
Jon Loeligera22d4da2007-07-08 15:42:59 -0500376 * Command line configuration.
377 */
378#include <config_cmd_default.h>
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200379
Jon Loeligera22d4da2007-07-08 15:42:59 -0500380#define CONFIG_CMD_ASKENV
381#define CONFIG_CMD_DATE
382#define CONFIG_CMD_DHCP
383#define CONFIG_CMD_DIAG
384#define CONFIG_CMD_EEPROM
385#define CONFIG_CMD_ELF
386#define CONFIG_CMD_FAT
387#define CONFIG_CMD_I2C
388#define CONFIG_CMD_IRQ
Stefan Roese3b3bff42007-08-14 16:36:29 +0200389#define CONFIG_CMD_LOG
Jon Loeligera22d4da2007-07-08 15:42:59 -0500390#define CONFIG_CMD_MII
391#define CONFIG_CMD_NET
392#define CONFIG_CMD_NFS
393#define CONFIG_CMD_PCI
394#define CONFIG_CMD_PING
395#define CONFIG_CMD_REGINFO
396#define CONFIG_CMD_SDRAM
397
Anatolij Gustschind610a602008-01-11 15:31:09 +0100398#ifdef CONFIG_VIDEO
399#define CONFIG_CMD_BMP
400#endif
401
Jon Loeligera22d4da2007-07-08 15:42:59 -0500402#ifdef CONFIG_440EPX
403#define CONFIG_CMD_USB
404#endif
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200405
406/*-----------------------------------------------------------------------
407 * Miscellaneous configurable options
408 *----------------------------------------------------------------------*/
Jon Loeligera22d4da2007-07-08 15:42:59 -0500409#define CONFIG_SUPPORT_VFAT
410
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200411#define CFG_LONGHELP /* undef to save memory */
412#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Wolfgang Denk58d20422008-01-16 00:01:01 +0100413
414#define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
415#ifdef CFG_HUSH_PARSER
416#define CFG_PROMPT_HUSH_PS2 "> "
417#endif
418
Jon Loeligera22d4da2007-07-08 15:42:59 -0500419#if defined(CONFIG_CMD_KGDB)
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200420#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
421#else
422#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
423#endif
424#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
425#define CFG_MAXARGS 16 /* max number of command args */
426#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
427
428#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
429#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
430
431#define CFG_LOAD_ADDR 0x100000 /* default load address */
432#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
433
434#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
435
436#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
437#define CONFIG_LOOPW 1 /* enable loopw command */
438#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
439#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
440#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
441
442/*-----------------------------------------------------------------------
443 * PCI stuff
444 *----------------------------------------------------------------------*/
445/* General PCI */
446#define CONFIG_PCI /* include pci support */
447#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
448#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
449#define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
450
451/* Board-specific PCI */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200452#define CFG_PCI_TARGET_INIT
453#define CFG_PCI_MASTER_INIT
454
455#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
456#define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
457
458#define CONFIG_HW_WATCHDOG 1 /* Use external HW-Watchdog */
Yuri Tikhonov2e721092008-02-21 14:23:42 +0100459#define CONFIG_WD_PERIOD 40000 /* in usec */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200460
461/*
462 * For booting Linux, the board info and command line data
463 * have to be in the first 8 MB of memory, since this is
464 * the maximum mapped by the Linux kernel during initialization.
465 */
466#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
467
468/*-----------------------------------------------------------------------
469 * External Bus Controller (EBC) Setup
470 *----------------------------------------------------------------------*/
471#define CFG_FLASH CFG_FLASH_BASE
472
473/* Memory Bank 0 (NOR-FLASH) initialization */
474#define CFG_EBC_PB0AP 0x03050200
Stefan Roese9f24a802007-07-24 09:52:52 +0200475#define CFG_EBC_PB0CR (CFG_FLASH | 0xfc000)
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200476
477/* Memory Bank 1 (Lime) initialization */
478#define CFG_EBC_PB1AP 0x01004380
479#define CFG_EBC_PB1CR (CFG_LIME_BASE_0 | 0xdc000)
480
481/* Memory Bank 2 (FPGA) initialization */
482#define CFG_EBC_PB2AP 0x01004400
483#define CFG_EBC_PB2CR (CFG_FPGA_BASE_0 | 0x1c000)
484
485/* Memory Bank 3 (FPGA2) initialization */
486#define CFG_EBC_PB3AP 0x01004400
487#define CFG_EBC_PB3CR (CFG_FPGA_BASE_1 | 0x1c000)
488
489#define CFG_EBC_CFG 0xb8400000
490
491/*-----------------------------------------------------------------------
Stefan Roese04e6c382007-07-04 10:06:30 +0200492 * Graphics (Fujitsu Lime)
493 *----------------------------------------------------------------------*/
494/* SDRAM Clock frequency adjustment register */
Anatolij Gustschinb66091d2007-07-26 15:08:01 +0200495#define CFG_LIME_SDRAM_CLOCK 0xC1FC0038
496/* Lime Clock frequency is to set 100MHz */
497#define CFG_LIME_CLOCK_100MHZ 0x00000
498#if 0
499/* Lime Clock frequency for 133MHz */
Stefan Roese04e6c382007-07-04 10:06:30 +0200500#define CFG_LIME_CLOCK_133MHZ 0x10000
Anatolij Gustschinb66091d2007-07-26 15:08:01 +0200501#endif
Stefan Roese04e6c382007-07-04 10:06:30 +0200502
503/* SDRAM Parameter register */
504#define CFG_LIME_MMR 0xC1FCFFFC
Anatolij Gustschinb66091d2007-07-26 15:08:01 +0200505/* SDRAM parameter value; was 0x414FB7F2, caused several vertical bars
506 and pixel flare on display when 133MHz was configured. According to
507 SDRAM chip datasheet CAS Latency is 3 for 133MHz and -75 Speed Grade */
508#ifdef CFG_LIME_CLOCK_133MHZ
509#define CFG_LIME_MMR_VALUE 0x414FB7F3
510#else
Stefan Roese04e6c382007-07-04 10:06:30 +0200511#define CFG_LIME_MMR_VALUE 0x414FB7F2
Anatolij Gustschinb66091d2007-07-26 15:08:01 +0200512#endif
Stefan Roese04e6c382007-07-04 10:06:30 +0200513
514/*-----------------------------------------------------------------------
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200515 * GPIO Setup
516 *----------------------------------------------------------------------*/
517#define CFG_GPIO_PHY1_RST 12
518#define CFG_GPIO_FLASH_WP 14
519#define CFG_GPIO_PHY0_RST 22
Yuri Tikhonov8f15d4a2008-02-04 14:10:42 +0100520#define CFG_GPIO_DSPIC_READY 51
Stefan Roesec25dd8f2007-08-23 11:02:37 +0200521#define CFG_GPIO_EEPROM_EXT_WP 55
Yuri Tikhonov8f15d4a2008-02-04 14:10:42 +0100522#define CFG_GPIO_HIGHSIDE 56
Stefan Roesec25dd8f2007-08-23 11:02:37 +0200523#define CFG_GPIO_EEPROM_INT_WP 57
Yuri Tikhonov0f009f72008-02-04 17:11:53 +0100524#define CFG_GPIO_BOARD_RESET 58
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200525#define CFG_GPIO_LIME_S 59
526#define CFG_GPIO_LIME_RST 60
Yuri Tikhonov8f15d4a2008-02-04 14:10:42 +0100527#define CFG_GPIO_SYSMON_STATUS 62
Stefan Roesed7bfa622007-08-24 15:19:10 +0200528#define CFG_GPIO_WATCHDOG 63
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200529
530/*-----------------------------------------------------------------------
531 * PPC440 GPIO Configuration
532 */
Stefan Roeseaee747f2007-11-15 14:23:55 +0100533#define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200534{ \
535/* GPIO Core 0 */ \
536{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
537{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
538{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
539{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
540{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
541{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
542{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
543{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
544{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
545{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
546{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
547{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
548{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
549{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
550{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO14 */ \
Stefan Roese20d500d2007-10-23 10:17:42 +0200551{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO15 */ \
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200552{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMCTxD(4) */ \
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200553{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMCTxD(5) */ \
554{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMCTxD(6) */ \
555{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMCTxD(7) */ \
556{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
557{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
558{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
559{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
560{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 GMCTxD(2) */ \
561{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 GMCTxD(3) */ \
562{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
563{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
564{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 USB2D_TXVALID */ \
565{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
566{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
567{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
568}, \
569{ \
570/* GPIO Core 1 */ \
571{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
572{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
573{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_0}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
574{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
575{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \
576{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
577{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
578{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
579{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
580{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
581{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
582{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
583{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
584{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
585{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
586{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
587{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
588{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO49 Unselect via TraceSelect Bit */ \
Stefan Roese04e6c382007-07-04 10:06:30 +0200589{GPIO1_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200590{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
591{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
Stefan Roese20d500d2007-10-23 10:17:42 +0200592{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200593{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
594{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 Unselect via TraceSelect Bit */ \
595{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
596{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO57 Unselect via TraceSelect Bit */ \
Stefan Roese3e954be2007-09-11 14:12:55 +0200597{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200598{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
599{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
600{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
601{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
602{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
603} \
604}
605
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200606/*
607 * Internal Definitions
608 *
609 * Boot Flags
610 */
611#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
612#define BOOTFLAG_WARM 0x02 /* Software reboot */
613
Jon Loeligera22d4da2007-07-08 15:42:59 -0500614#if defined(CONFIG_CMD_KGDB)
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200615#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
616#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
617#endif
618#endif /* __CONFIG_H */