blob: 29f863b8b44bc0ba8ada11503ee2e3eac7a6a318 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk4e5ca3e2003-12-08 01:34:36 +00002/*
wdenkbf9e3b32004-02-12 00:47:09 +00003 * (C) Copyright 2002
wdenk4e5ca3e2003-12-08 01:34:36 +00004 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenk4e5ca3e2003-12-08 01:34:36 +00005 */
6
7#include <common.h>
TsiChung Liewdd9f0542010-03-11 22:12:53 -06008#include <asm/immap.h>
9#include <asm/cache.h>
wdenk4e5ca3e2003-12-08 01:34:36 +000010
TsiChung Liewdd9f0542010-03-11 22:12:53 -060011volatile int *cf_icache_status = (int *)ICACHE_STATUS;
12volatile int *cf_dcache_status = (int *)DCACHE_STATUS;
13
14void flush_cache(ulong start_addr, ulong size)
wdenk4e5ca3e2003-12-08 01:34:36 +000015{
wdenkbf9e3b32004-02-12 00:47:09 +000016 /* Must be implemented for all M68k processors with copy-back data cache */
wdenk4e5ca3e2003-12-08 01:34:36 +000017}
TsiChung Liewdd9f0542010-03-11 22:12:53 -060018
19int icache_status(void)
20{
21 return *cf_icache_status;
22}
23
24int dcache_status(void)
25{
26 return *cf_dcache_status;
27}
28
29void icache_enable(void)
30{
31 icache_invalid();
32
33 *cf_icache_status = 1;
34
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020035#if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -060036 __asm__ __volatile__("movec %0, %%acr2"::"r"(CONFIG_SYS_CACHE_ACR2));
37 __asm__ __volatile__("movec %0, %%acr3"::"r"(CONFIG_SYS_CACHE_ACR3));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020038#if defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -060039 __asm__ __volatile__("movec %0, %%acr6"::"r"(CONFIG_SYS_CACHE_ACR6));
40 __asm__ __volatile__("movec %0, %%acr7"::"r"(CONFIG_SYS_CACHE_ACR7));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020041#endif
TsiChung Liewdd9f0542010-03-11 22:12:53 -060042#else
43 __asm__ __volatile__("movec %0, %%acr0"::"r"(CONFIG_SYS_CACHE_ACR0));
44 __asm__ __volatile__("movec %0, %%acr1"::"r"(CONFIG_SYS_CACHE_ACR1));
45#endif
46
47 __asm__ __volatile__("movec %0, %%cacr"::"r"(CONFIG_SYS_CACHE_ICACR));
48}
49
50void icache_disable(void)
51{
52 u32 temp = 0;
53
54 *cf_icache_status = 0;
55 icache_invalid();
56
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020057#if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -060058 __asm__ __volatile__("movec %0, %%acr2"::"r"(temp));
59 __asm__ __volatile__("movec %0, %%acr3"::"r"(temp));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020060#if defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -060061 __asm__ __volatile__("movec %0, %%acr6"::"r"(temp));
62 __asm__ __volatile__("movec %0, %%acr7"::"r"(temp));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020063#endif
TsiChung Liewdd9f0542010-03-11 22:12:53 -060064#else
65 __asm__ __volatile__("movec %0, %%acr0"::"r"(temp));
66 __asm__ __volatile__("movec %0, %%acr1"::"r"(temp));
TsiChung Liewdd9f0542010-03-11 22:12:53 -060067#endif
68}
69
70void icache_invalid(void)
71{
72 u32 temp;
73
74 temp = CONFIG_SYS_ICACHE_INV;
75 if (*cf_icache_status)
76 temp |= CONFIG_SYS_CACHE_ICACR;
77
78 __asm__ __volatile__("movec %0, %%cacr"::"r"(temp));
79}
80
81/*
82 * data cache only for ColdFire V4 such as MCF547x_8x, MCF5445x
83 * the dcache will be dummy in ColdFire V2 and V3
84 */
85void dcache_enable(void)
86{
87 dcache_invalid();
88 *cf_dcache_status = 1;
89
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020090#if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -060091 __asm__ __volatile__("movec %0, %%acr0"::"r"(CONFIG_SYS_CACHE_ACR0));
92 __asm__ __volatile__("movec %0, %%acr1"::"r"(CONFIG_SYS_CACHE_ACR1));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020093#if defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -060094 __asm__ __volatile__("movec %0, %%acr4"::"r"(CONFIG_SYS_CACHE_ACR4));
95 __asm__ __volatile__("movec %0, %%acr5"::"r"(CONFIG_SYS_CACHE_ACR5));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +020096#endif
TsiChung Liewdd9f0542010-03-11 22:12:53 -060097#endif
98
99 __asm__ __volatile__("movec %0, %%cacr"::"r"(CONFIG_SYS_CACHE_DCACR));
100}
101
102void dcache_disable(void)
103{
104 u32 temp = 0;
105
106 *cf_dcache_status = 0;
107 dcache_invalid();
108
109 __asm__ __volatile__("movec %0, %%cacr"::"r"(temp));
110
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +0200111#if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600112 __asm__ __volatile__("movec %0, %%acr0"::"r"(temp));
113 __asm__ __volatile__("movec %0, %%acr1"::"r"(temp));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +0200114#if defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600115 __asm__ __volatile__("movec %0, %%acr4"::"r"(temp));
116 __asm__ __volatile__("movec %0, %%acr5"::"r"(temp));
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +0200117#endif
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600118#endif
119}
120
121void dcache_invalid(void)
122{
Angelo Dureghelloc533cfc2017-05-31 21:32:48 +0200123#if defined(CONFIG_CF_V4) || defined(CONFIG_CF_V4E)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600124 u32 temp;
125
126 temp = CONFIG_SYS_DCACHE_INV;
127 if (*cf_dcache_status)
128 temp |= CONFIG_SYS_CACHE_DCACR;
129 if (*cf_icache_status)
130 temp |= CONFIG_SYS_CACHE_ICACR;
131
132 __asm__ __volatile__("movec %0, %%cacr"::"r"(temp));
133#endif
134}
Wu, Josh4dbe4b12015-07-27 11:40:15 +0800135
136__weak void invalidate_dcache_range(unsigned long start, unsigned long stop)
137{
138 /* An empty stub, real implementation should be in platform code */
139}
140__weak void flush_dcache_range(unsigned long start, unsigned long stop)
141{
142 /* An empty stub, real implementation should be in platform code */
143}