wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2000 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #include <common.h> |
| 9 | #include <commproc.h> |
| 10 | #include <command.h> |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 11 | #include <serial.h> |
wdenk | d0fb80c | 2003-01-11 09:48:40 +0000 | [diff] [blame] | 12 | #include <watchdog.h> |
Mike Frysinger | 6c768ca | 2011-04-29 18:03:29 +0000 | [diff] [blame] | 13 | #include <linux/compiler.h> |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 14 | |
Wolfgang Denk | d87080b | 2006-03-31 18:32:53 +0200 | [diff] [blame] | 15 | DECLARE_GLOBAL_DATA_PTR; |
| 16 | |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 17 | #if !defined(CONFIG_8xx_CONS_NONE) /* No Console at all */ |
| 18 | |
| 19 | #if defined(CONFIG_8xx_CONS_SMC1) /* Console on SMC1 */ |
| 20 | #define SMC_INDEX 0 |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 21 | #define PROFF_SMC PROFF_SMC1 |
| 22 | #define CPM_CR_CH_SMC CPM_CR_CH_SMC1 |
| 23 | |
| 24 | #elif defined(CONFIG_8xx_CONS_SMC2) /* Console on SMC2 */ |
| 25 | #define SMC_INDEX 1 |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 26 | #define PROFF_SMC PROFF_SMC2 |
| 27 | #define CPM_CR_CH_SMC CPM_CR_CH_SMC2 |
| 28 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 29 | #endif /* CONFIG_8xx_CONS_SMCx */ |
| 30 | |
| 31 | #if defined(CONFIG_8xx_CONS_SCC1) /* Console on SCC1 */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 32 | #define SCC_INDEX 0 |
| 33 | #define PROFF_SCC PROFF_SCC1 |
| 34 | #define CPM_CR_CH_SCC CPM_CR_CH_SCC1 |
| 35 | |
| 36 | #elif defined(CONFIG_8xx_CONS_SCC2) /* Console on SCC2 */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 37 | #define SCC_INDEX 1 |
| 38 | #define PROFF_SCC PROFF_SCC2 |
| 39 | #define CPM_CR_CH_SCC CPM_CR_CH_SCC2 |
| 40 | |
| 41 | #elif defined(CONFIG_8xx_CONS_SCC3) /* Console on SCC3 */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 42 | #define SCC_INDEX 2 |
| 43 | #define PROFF_SCC PROFF_SCC3 |
| 44 | #define CPM_CR_CH_SCC CPM_CR_CH_SCC3 |
| 45 | |
| 46 | #elif defined(CONFIG_8xx_CONS_SCC4) /* Console on SCC4 */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 47 | #define SCC_INDEX 3 |
| 48 | #define PROFF_SCC PROFF_SCC4 |
| 49 | #define CPM_CR_CH_SCC CPM_CR_CH_SCC4 |
| 50 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 51 | #endif /* CONFIG_8xx_CONS_SCCx */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 52 | |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 53 | #if !defined(CONFIG_SYS_SMC_RXBUFLEN) |
| 54 | #define CONFIG_SYS_SMC_RXBUFLEN 1 |
| 55 | #define CONFIG_SYS_MAXIDLE 0 |
| 56 | #else |
| 57 | #if !defined(CONFIG_SYS_MAXIDLE) |
| 58 | #error "you must define CONFIG_SYS_MAXIDLE" |
| 59 | #endif |
| 60 | #endif |
| 61 | |
| 62 | typedef volatile struct serialbuffer { |
| 63 | cbd_t rxbd; /* Rx BD */ |
| 64 | cbd_t txbd; /* Tx BD */ |
| 65 | uint rxindex; /* index for next character to read */ |
| 66 | volatile uchar rxbuf[CONFIG_SYS_SMC_RXBUFLEN];/* rx buffers */ |
| 67 | volatile uchar txbuf; /* tx buffers */ |
| 68 | } serialbuffer_t; |
| 69 | |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 70 | static void serial_setdivisor(volatile cpm8xx_t *cp) |
| 71 | { |
wdenk | 75d1ea7 | 2004-01-31 20:06:54 +0000 | [diff] [blame] | 72 | int divisor=(gd->cpu_clk + 8*gd->baudrate)/16/gd->baudrate; |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 73 | |
| 74 | if(divisor/16>0x1000) { |
Wolfgang Denk | 8ed44d9 | 2008-10-19 02:35:50 +0200 | [diff] [blame] | 75 | /* bad divisor, assume 50MHz clock and 9600 baud */ |
wdenk | 75d1ea7 | 2004-01-31 20:06:54 +0000 | [diff] [blame] | 76 | divisor=(50*1000*1000 + 8*9600)/16/9600; |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 77 | } |
| 78 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 79 | #ifdef CONFIG_SYS_BRGCLK_PRESCALE |
| 80 | divisor /= CONFIG_SYS_BRGCLK_PRESCALE; |
wdenk | 3bbc899 | 2003-12-07 22:27:15 +0000 | [diff] [blame] | 81 | #endif |
| 82 | |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 83 | if(divisor<=0x1000) { |
| 84 | cp->cp_brgc1=((divisor-1)<<1) | CPM_BRG_EN; |
| 85 | } else { |
| 86 | cp->cp_brgc1=((divisor/16-1)<<1) | CPM_BRG_EN | CPM_BRG_DIV16; |
| 87 | } |
| 88 | } |
| 89 | |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 90 | #if (defined (CONFIG_8xx_CONS_SMC1) || defined (CONFIG_8xx_CONS_SMC2)) |
| 91 | |
| 92 | /* |
| 93 | * Minimal serial functions needed to use one of the SMC ports |
| 94 | * as serial console interface. |
| 95 | */ |
| 96 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 97 | static void smc_setbrg (void) |
| 98 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 99 | volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR; |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 100 | volatile cpm8xx_t *cp = &(im->im_cpm); |
| 101 | |
| 102 | /* Set up the baud rate generator. |
| 103 | * See 8xx_io/commproc.c for details. |
| 104 | * |
| 105 | * Wire BRG1 to SMCx |
| 106 | */ |
| 107 | |
| 108 | cp->cp_simode = 0x00000000; |
| 109 | |
| 110 | serial_setdivisor(cp); |
| 111 | } |
| 112 | |
| 113 | static int smc_init (void) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 114 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 116 | volatile smc_t *sp; |
| 117 | volatile smc_uart_t *up; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 118 | volatile cpm8xx_t *cp = &(im->im_cpm); |
| 119 | #if (!defined(CONFIG_8xx_CONS_SMC1)) && (defined(CONFIG_MPC823) || defined(CONFIG_MPC850)) |
| 120 | volatile iop8xx_t *ip = (iop8xx_t *)&(im->im_ioport); |
| 121 | #endif |
| 122 | uint dpaddr; |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 123 | volatile serialbuffer_t *rtx; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 124 | |
| 125 | /* initialize pointers to SMC */ |
| 126 | |
| 127 | sp = (smc_t *) &(cp->cp_smc[SMC_INDEX]); |
| 128 | up = (smc_uart_t *) &cp->cp_dparam[PROFF_SMC]; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 129 | #ifdef CONFIG_SYS_SMC_UCODE_PATCH |
Heiko Schocher | b423d05 | 2008-01-11 01:12:07 +0100 | [diff] [blame] | 130 | up = (smc_uart_t *) &cp->cp_dpmem[up->smc_rpbase]; |
| 131 | #else |
| 132 | /* Disable relocation */ |
| 133 | up->smc_rpbase = 0; |
| 134 | #endif |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 135 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 136 | /* Disable transmitter/receiver. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 137 | sp->smc_smcmr &= ~(SMCMR_REN | SMCMR_TEN); |
| 138 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 139 | /* Enable SDMA. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 140 | im->im_siu_conf.sc_sdcr = 1; |
| 141 | |
| 142 | /* clear error conditions */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #ifdef CONFIG_SYS_SDSR |
| 144 | im->im_sdma.sdma_sdsr = CONFIG_SYS_SDSR; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 145 | #else |
| 146 | im->im_sdma.sdma_sdsr = 0x83; |
| 147 | #endif |
| 148 | |
| 149 | /* clear SDMA interrupt mask */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 150 | #ifdef CONFIG_SYS_SDMR |
| 151 | im->im_sdma.sdma_sdmr = CONFIG_SYS_SDMR; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 152 | #else |
| 153 | im->im_sdma.sdma_sdmr = 0x00; |
| 154 | #endif |
| 155 | |
| 156 | #if defined(CONFIG_8xx_CONS_SMC1) |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 157 | /* Use Port B for SMC1 instead of other functions. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 158 | cp->cp_pbpar |= 0x000000c0; |
| 159 | cp->cp_pbdir &= ~0x000000c0; |
| 160 | cp->cp_pbodr &= ~0x000000c0; |
| 161 | #else /* CONFIG_8xx_CONS_SMC2 */ |
| 162 | # if defined(CONFIG_MPC823) || defined(CONFIG_MPC850) |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 163 | /* Use Port A for SMC2 instead of other functions. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 164 | ip->iop_papar |= 0x00c0; |
| 165 | ip->iop_padir &= ~0x00c0; |
| 166 | ip->iop_paodr &= ~0x00c0; |
| 167 | # else /* must be a 860 then */ |
| 168 | /* Use Port B for SMC2 instead of other functions. |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 169 | */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 170 | cp->cp_pbpar |= 0x00000c00; |
| 171 | cp->cp_pbdir &= ~0x00000c00; |
| 172 | cp->cp_pbodr &= ~0x00000c00; |
| 173 | # endif |
| 174 | #endif |
| 175 | |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 176 | /* Set the physical address of the host memory buffers in |
| 177 | * the buffer descriptors. |
| 178 | */ |
| 179 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 180 | #ifdef CONFIG_SYS_ALLOC_DPRAM |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 181 | /* allocate |
| 182 | * size of struct serialbuffer with bd rx/tx, buffer rx/tx and rx index |
| 183 | */ |
| 184 | dpaddr = dpram_alloc_align((sizeof(serialbuffer_t)), 8); |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 185 | #else |
| 186 | dpaddr = CPM_SERIAL_BASE ; |
| 187 | #endif |
| 188 | |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 189 | rtx = (serialbuffer_t *)&cp->cp_dpmem[dpaddr]; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 190 | /* Allocate space for two buffer descriptors in the DP ram. |
| 191 | * For now, this address seems OK, but it may have to |
| 192 | * change with newer versions of the firmware. |
| 193 | * damm: allocating space after the two buffers for rx/tx data |
| 194 | */ |
| 195 | |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 196 | rtx->rxbd.cbd_bufaddr = (uint) &rtx->rxbuf; |
| 197 | rtx->rxbd.cbd_sc = 0; |
| 198 | |
| 199 | rtx->txbd.cbd_bufaddr = (uint) &rtx->txbuf; |
| 200 | rtx->txbd.cbd_sc = 0; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 201 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 202 | /* Set up the uart parameters in the parameter ram. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 203 | up->smc_rbase = dpaddr; |
| 204 | up->smc_tbase = dpaddr+sizeof(cbd_t); |
| 205 | up->smc_rfcr = SMC_EB; |
| 206 | up->smc_tfcr = SMC_EB; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 207 | #if defined (CONFIG_SYS_SMC_UCODE_PATCH) |
Heiko Schocher | b423d05 | 2008-01-11 01:12:07 +0100 | [diff] [blame] | 208 | up->smc_rbptr = up->smc_rbase; |
| 209 | up->smc_tbptr = up->smc_tbase; |
| 210 | up->smc_rstate = 0; |
| 211 | up->smc_tstate = 0; |
| 212 | #endif |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 213 | |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 214 | /* Set UART mode, 8 bit, no parity, one stop. |
| 215 | * Enable receive and transmit. |
| 216 | */ |
| 217 | sp->smc_smcmr = smcr_mk_clen(9) | SMCMR_SM_UART; |
| 218 | |
| 219 | /* Mask all interrupts and remove anything pending. |
| 220 | */ |
| 221 | sp->smc_smcm = 0; |
| 222 | sp->smc_smce = 0xff; |
| 223 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 224 | #ifdef CONFIG_SYS_SPC1920_SMC1_CLK4 |
Markus Klotzbuecher | 8139567 | 2007-01-09 14:57:11 +0100 | [diff] [blame] | 225 | /* clock source is PLD */ |
Wolfgang Denk | 2a8dfe0 | 2007-03-21 23:26:15 +0100 | [diff] [blame] | 226 | |
Markus Klotzbuecher | 8139567 | 2007-01-09 14:57:11 +0100 | [diff] [blame] | 227 | /* set freq to 19200 Baud */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 228 | *((volatile uchar *) CONFIG_SYS_SPC1920_PLD_BASE+6) = 0x3; |
Markus Klotzbuecher | 8139567 | 2007-01-09 14:57:11 +0100 | [diff] [blame] | 229 | /* configure clk4 as input */ |
| 230 | im->im_ioport.iop_pdpar |= 0x800; |
| 231 | im->im_ioport.iop_pddir &= ~0x800; |
Wolfgang Denk | f11033e | 2007-01-15 13:41:04 +0100 | [diff] [blame] | 232 | |
Wolfgang Denk | 2a8dfe0 | 2007-03-21 23:26:15 +0100 | [diff] [blame] | 233 | cp->cp_simode = ((cp->cp_simode & ~0xf000) | 0x7000); |
Markus Klotzbuecher | b02d017 | 2006-07-12 08:48:24 +0200 | [diff] [blame] | 234 | #else |
| 235 | /* Set up the baud rate generator */ |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 236 | smc_setbrg (); |
Markus Klotzbuecher | b02d017 | 2006-07-12 08:48:24 +0200 | [diff] [blame] | 237 | #endif |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 238 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 239 | /* Make the first buffer the only buffer. */ |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 240 | rtx->txbd.cbd_sc |= BD_SC_WRAP; |
| 241 | rtx->rxbd.cbd_sc |= BD_SC_EMPTY | BD_SC_WRAP; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 242 | |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 243 | /* single/multi character receive. */ |
| 244 | up->smc_mrblr = CONFIG_SYS_SMC_RXBUFLEN; |
| 245 | up->smc_maxidl = CONFIG_SYS_MAXIDLE; |
| 246 | rtx->rxindex = 0; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 247 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 248 | /* Initialize Tx/Rx parameters. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 249 | while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */ |
| 250 | ; |
| 251 | |
| 252 | cp->cp_cpcr = mk_cr_cmd(CPM_CR_CH_SMC, CPM_CR_INIT_TRX) | CPM_CR_FLG; |
| 253 | |
| 254 | while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */ |
| 255 | ; |
| 256 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 257 | /* Enable transmitter/receiver. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 258 | sp->smc_smcmr |= SMCMR_REN | SMCMR_TEN; |
| 259 | |
| 260 | return (0); |
| 261 | } |
| 262 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 263 | static void |
| 264 | smc_putc(const char c) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 265 | { |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 266 | volatile smc_uart_t *up; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 267 | volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 268 | volatile cpm8xx_t *cpmp = &(im->im_cpm); |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 269 | volatile serialbuffer_t *rtx; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 270 | |
wdenk | 4532cb6 | 2003-04-27 22:52:51 +0000 | [diff] [blame] | 271 | #ifdef CONFIG_MODEM_SUPPORT |
wdenk | 4532cb6 | 2003-04-27 22:52:51 +0000 | [diff] [blame] | 272 | if (gd->be_quiet) |
| 273 | return; |
| 274 | #endif |
| 275 | |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 276 | if (c == '\n') |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 277 | smc_putc ('\r'); |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 278 | |
| 279 | up = (smc_uart_t *)&cpmp->cp_dparam[PROFF_SMC]; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 280 | #ifdef CONFIG_SYS_SMC_UCODE_PATCH |
Heiko Schocher | b423d05 | 2008-01-11 01:12:07 +0100 | [diff] [blame] | 281 | up = (smc_uart_t *) &cpmp->cp_dpmem[up->smc_rpbase]; |
| 282 | #endif |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 283 | |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 284 | rtx = (serialbuffer_t *)&cpmp->cp_dpmem[up->smc_rbase]; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 285 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 286 | /* Wait for last character to go. */ |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 287 | rtx->txbuf = c; |
| 288 | rtx->txbd.cbd_datlen = 1; |
| 289 | rtx->txbd.cbd_sc |= BD_SC_READY; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 290 | __asm__("eieio"); |
wdenk | d0fb80c | 2003-01-11 09:48:40 +0000 | [diff] [blame] | 291 | |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 292 | while (rtx->txbd.cbd_sc & BD_SC_READY) { |
wdenk | d0fb80c | 2003-01-11 09:48:40 +0000 | [diff] [blame] | 293 | WATCHDOG_RESET (); |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 294 | __asm__("eieio"); |
wdenk | d0fb80c | 2003-01-11 09:48:40 +0000 | [diff] [blame] | 295 | } |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 296 | } |
| 297 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 298 | static void |
| 299 | smc_puts (const char *s) |
| 300 | { |
| 301 | while (*s) { |
| 302 | smc_putc (*s++); |
| 303 | } |
| 304 | } |
| 305 | |
| 306 | static int |
| 307 | smc_getc(void) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 308 | { |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 309 | volatile smc_uart_t *up; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 310 | volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 311 | volatile cpm8xx_t *cpmp = &(im->im_cpm); |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 312 | volatile serialbuffer_t *rtx; |
| 313 | unsigned char c; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 314 | |
| 315 | up = (smc_uart_t *)&cpmp->cp_dparam[PROFF_SMC]; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 316 | #ifdef CONFIG_SYS_SMC_UCODE_PATCH |
Heiko Schocher | b423d05 | 2008-01-11 01:12:07 +0100 | [diff] [blame] | 317 | up = (smc_uart_t *) &cpmp->cp_dpmem[up->smc_rpbase]; |
| 318 | #endif |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 319 | rtx = (serialbuffer_t *)&cpmp->cp_dpmem[up->smc_rbase]; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 320 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 321 | /* Wait for character to show up. */ |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 322 | while (rtx->rxbd.cbd_sc & BD_SC_EMPTY) |
wdenk | d0fb80c | 2003-01-11 09:48:40 +0000 | [diff] [blame] | 323 | WATCHDOG_RESET (); |
| 324 | |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 325 | /* the characters are read one by one, |
| 326 | * use the rxindex to know the next char to deliver |
| 327 | */ |
| 328 | c = *(unsigned char *) (rtx->rxbd.cbd_bufaddr+rtx->rxindex); |
| 329 | rtx->rxindex++; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 330 | |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 331 | /* check if all char are readout, then make prepare for next receive */ |
| 332 | if (rtx->rxindex >= rtx->rxbd.cbd_datlen) { |
| 333 | rtx->rxindex = 0; |
| 334 | rtx->rxbd.cbd_sc |= BD_SC_EMPTY; |
| 335 | } |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 336 | return(c); |
| 337 | } |
| 338 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 339 | static int |
| 340 | smc_tstc(void) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 341 | { |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 342 | volatile smc_uart_t *up; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 343 | volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 344 | volatile cpm8xx_t *cpmp = &(im->im_cpm); |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 345 | volatile serialbuffer_t *rtx; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 346 | |
| 347 | up = (smc_uart_t *)&cpmp->cp_dparam[PROFF_SMC]; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 348 | #ifdef CONFIG_SYS_SMC_UCODE_PATCH |
Heiko Schocher | b423d05 | 2008-01-11 01:12:07 +0100 | [diff] [blame] | 349 | up = (smc_uart_t *) &cpmp->cp_dpmem[up->smc_rpbase]; |
| 350 | #endif |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 351 | |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 352 | rtx = (serialbuffer_t *)&cpmp->cp_dpmem[up->smc_rbase]; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 353 | |
Heiko Schocher | 2b3f12c | 2009-02-10 09:31:47 +0100 | [diff] [blame] | 354 | return !(rtx->rxbd.cbd_sc & BD_SC_EMPTY); |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 355 | } |
| 356 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 357 | struct serial_device serial_smc_device = |
| 358 | { |
Marek Vasut | 90bad89 | 2012-09-09 18:48:28 +0200 | [diff] [blame] | 359 | .name = "serial_smc", |
| 360 | .start = smc_init, |
| 361 | .stop = NULL, |
| 362 | .setbrg = smc_setbrg, |
| 363 | .getc = smc_getc, |
| 364 | .tstc = smc_tstc, |
| 365 | .putc = smc_putc, |
| 366 | .puts = smc_puts, |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 367 | }; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 368 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 369 | #endif /* CONFIG_8xx_CONS_SMC1 || CONFIG_8xx_CONS_SMC2 */ |
| 370 | |
| 371 | #if defined(CONFIG_8xx_CONS_SCC1) || defined(CONFIG_8xx_CONS_SCC2) || \ |
| 372 | defined(CONFIG_8xx_CONS_SCC3) || defined(CONFIG_8xx_CONS_SCC4) |
| 373 | |
| 374 | static void |
| 375 | scc_setbrg (void) |
| 376 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 377 | volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR; |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 378 | volatile cpm8xx_t *cp = &(im->im_cpm); |
| 379 | |
| 380 | /* Set up the baud rate generator. |
| 381 | * See 8xx_io/commproc.c for details. |
| 382 | * |
| 383 | * Wire BRG1 to SCCx |
| 384 | */ |
| 385 | |
| 386 | cp->cp_sicr &= ~(0x000000FF << (8 * SCC_INDEX)); |
| 387 | |
| 388 | serial_setdivisor(cp); |
| 389 | } |
| 390 | |
| 391 | static int scc_init (void) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 392 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 393 | volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 394 | volatile scc_t *sp; |
| 395 | volatile scc_uart_t *up; |
| 396 | volatile cbd_t *tbdf, *rbdf; |
| 397 | volatile cpm8xx_t *cp = &(im->im_cpm); |
| 398 | uint dpaddr; |
| 399 | #if (SCC_INDEX != 2) || !defined(CONFIG_MPC850) |
| 400 | volatile iop8xx_t *ip = (iop8xx_t *)&(im->im_ioport); |
| 401 | #endif |
| 402 | |
| 403 | /* initialize pointers to SCC */ |
| 404 | |
| 405 | sp = (scc_t *) &(cp->cp_scc[SCC_INDEX]); |
| 406 | up = (scc_uart_t *) &cp->cp_dparam[PROFF_SCC]; |
| 407 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 408 | /* Disable transmitter/receiver. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 409 | sp->scc_gsmrl &= ~(SCC_GSMRL_ENR | SCC_GSMRL_ENT); |
| 410 | |
| 411 | #if (SCC_INDEX == 2) && defined(CONFIG_MPC850) |
| 412 | /* |
| 413 | * The MPC850 has SCC3 on Port B |
| 414 | */ |
| 415 | cp->cp_pbpar |= 0x06; |
| 416 | cp->cp_pbdir &= ~0x06; |
| 417 | cp->cp_pbodr &= ~0x06; |
| 418 | |
Masahiro Yamada | 5ec7110 | 2014-12-15 23:26:16 +0900 | [diff] [blame] | 419 | #elif (SCC_INDEX < 2) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 420 | /* |
| 421 | * Standard configuration for SCC's is on Part A |
| 422 | */ |
| 423 | ip->iop_papar |= ((3 << (2 * SCC_INDEX))); |
| 424 | ip->iop_padir &= ~((3 << (2 * SCC_INDEX))); |
| 425 | ip->iop_paodr &= ~((3 << (2 * SCC_INDEX))); |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 426 | #endif |
| 427 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 428 | /* Allocate space for two buffer descriptors in the DP ram. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 429 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 430 | #ifdef CONFIG_SYS_ALLOC_DPRAM |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 431 | dpaddr = dpram_alloc_align (sizeof(cbd_t)*2 + 2, 8) ; |
| 432 | #else |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 433 | dpaddr = CPM_SERIAL2_BASE ; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 434 | #endif |
| 435 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 436 | /* Enable SDMA. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 437 | im->im_siu_conf.sc_sdcr = 0x0001; |
| 438 | |
| 439 | /* Set the physical address of the host memory buffers in |
| 440 | * the buffer descriptors. |
| 441 | */ |
| 442 | |
| 443 | rbdf = (cbd_t *)&cp->cp_dpmem[dpaddr]; |
| 444 | rbdf->cbd_bufaddr = (uint) (rbdf+2); |
| 445 | rbdf->cbd_sc = 0; |
| 446 | tbdf = rbdf + 1; |
| 447 | tbdf->cbd_bufaddr = ((uint) (rbdf+2)) + 1; |
| 448 | tbdf->cbd_sc = 0; |
| 449 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 450 | /* Set up the baud rate generator. */ |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 451 | scc_setbrg (); |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 452 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 453 | /* Set up the uart parameters in the parameter ram. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 454 | up->scc_genscc.scc_rbase = dpaddr; |
| 455 | up->scc_genscc.scc_tbase = dpaddr+sizeof(cbd_t); |
| 456 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 457 | /* Initialize Tx/Rx parameters. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 458 | while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */ |
| 459 | ; |
| 460 | cp->cp_cpcr = mk_cr_cmd(CPM_CR_CH_SCC, CPM_CR_INIT_TRX) | CPM_CR_FLG; |
| 461 | |
| 462 | while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */ |
| 463 | ; |
| 464 | |
| 465 | up->scc_genscc.scc_rfcr = SCC_EB | 0x05; |
| 466 | up->scc_genscc.scc_tfcr = SCC_EB | 0x05; |
| 467 | |
| 468 | up->scc_genscc.scc_mrblr = 1; /* Single character receive */ |
| 469 | up->scc_maxidl = 0; /* disable max idle */ |
| 470 | up->scc_brkcr = 1; /* send one break character on stop TX */ |
| 471 | up->scc_parec = 0; |
| 472 | up->scc_frmec = 0; |
| 473 | up->scc_nosec = 0; |
| 474 | up->scc_brkec = 0; |
| 475 | up->scc_uaddr1 = 0; |
| 476 | up->scc_uaddr2 = 0; |
| 477 | up->scc_toseq = 0; |
| 478 | up->scc_char1 = 0x8000; |
| 479 | up->scc_char2 = 0x8000; |
| 480 | up->scc_char3 = 0x8000; |
| 481 | up->scc_char4 = 0x8000; |
| 482 | up->scc_char5 = 0x8000; |
| 483 | up->scc_char6 = 0x8000; |
| 484 | up->scc_char7 = 0x8000; |
| 485 | up->scc_char8 = 0x8000; |
| 486 | up->scc_rccm = 0xc0ff; |
| 487 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 488 | /* Set low latency / small fifo. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 489 | sp->scc_gsmrh = SCC_GSMRH_RFW; |
| 490 | |
| 491 | /* Set SCC(x) clock mode to 16x |
| 492 | * See 8xx_io/commproc.c for details. |
| 493 | * |
| 494 | * Wire BRG1 to SCCn |
| 495 | */ |
| 496 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 497 | /* Set UART mode, clock divider 16 on Tx and Rx */ |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 498 | sp->scc_gsmrl &= ~0xF; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 499 | sp->scc_gsmrl |= |
| 500 | (SCC_GSMRL_MODE_UART | SCC_GSMRL_TDCR_16 | SCC_GSMRL_RDCR_16); |
| 501 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 502 | sp->scc_psmr = 0; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 503 | sp->scc_psmr |= SCU_PSMR_CL; |
| 504 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 505 | /* Mask all interrupts and remove anything pending. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 506 | sp->scc_sccm = 0; |
| 507 | sp->scc_scce = 0xffff; |
| 508 | sp->scc_dsr = 0x7e7e; |
| 509 | sp->scc_psmr = 0x3000; |
| 510 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 511 | /* Make the first buffer the only buffer. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 512 | tbdf->cbd_sc |= BD_SC_WRAP; |
| 513 | rbdf->cbd_sc |= BD_SC_EMPTY | BD_SC_WRAP; |
| 514 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 515 | /* Enable transmitter/receiver. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 516 | sp->scc_gsmrl |= (SCC_GSMRL_ENR | SCC_GSMRL_ENT); |
| 517 | |
| 518 | return (0); |
| 519 | } |
| 520 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 521 | static void |
| 522 | scc_putc(const char c) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 523 | { |
| 524 | volatile cbd_t *tbdf; |
| 525 | volatile char *buf; |
| 526 | volatile scc_uart_t *up; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 527 | volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 528 | volatile cpm8xx_t *cpmp = &(im->im_cpm); |
| 529 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 530 | #ifdef CONFIG_MODEM_SUPPORT |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 531 | if (gd->be_quiet) |
| 532 | return; |
| 533 | #endif |
| 534 | |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 535 | if (c == '\n') |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 536 | scc_putc ('\r'); |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 537 | |
| 538 | up = (scc_uart_t *)&cpmp->cp_dparam[PROFF_SCC]; |
| 539 | |
| 540 | tbdf = (cbd_t *)&cpmp->cp_dpmem[up->scc_genscc.scc_tbase]; |
| 541 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 542 | /* Wait for last character to go. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 543 | |
| 544 | buf = (char *)tbdf->cbd_bufaddr; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 545 | |
| 546 | *buf = c; |
| 547 | tbdf->cbd_datlen = 1; |
| 548 | tbdf->cbd_sc |= BD_SC_READY; |
| 549 | __asm__("eieio"); |
wdenk | d0fb80c | 2003-01-11 09:48:40 +0000 | [diff] [blame] | 550 | |
| 551 | while (tbdf->cbd_sc & BD_SC_READY) { |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 552 | __asm__("eieio"); |
wdenk | d0fb80c | 2003-01-11 09:48:40 +0000 | [diff] [blame] | 553 | WATCHDOG_RESET (); |
| 554 | } |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 555 | } |
| 556 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 557 | static void |
| 558 | scc_puts (const char *s) |
| 559 | { |
| 560 | while (*s) { |
| 561 | scc_putc (*s++); |
| 562 | } |
| 563 | } |
| 564 | |
| 565 | static int |
| 566 | scc_getc(void) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 567 | { |
| 568 | volatile cbd_t *rbdf; |
| 569 | volatile unsigned char *buf; |
| 570 | volatile scc_uart_t *up; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 571 | volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 572 | volatile cpm8xx_t *cpmp = &(im->im_cpm); |
| 573 | unsigned char c; |
| 574 | |
| 575 | up = (scc_uart_t *)&cpmp->cp_dparam[PROFF_SCC]; |
| 576 | |
| 577 | rbdf = (cbd_t *)&cpmp->cp_dpmem[up->scc_genscc.scc_rbase]; |
| 578 | |
Heiko Schocher | 255d28e | 2009-02-10 09:32:38 +0100 | [diff] [blame] | 579 | /* Wait for character to show up. */ |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 580 | buf = (unsigned char *)rbdf->cbd_bufaddr; |
wdenk | d0fb80c | 2003-01-11 09:48:40 +0000 | [diff] [blame] | 581 | |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 582 | while (rbdf->cbd_sc & BD_SC_EMPTY) |
wdenk | d0fb80c | 2003-01-11 09:48:40 +0000 | [diff] [blame] | 583 | WATCHDOG_RESET (); |
| 584 | |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 585 | c = *buf; |
| 586 | rbdf->cbd_sc |= BD_SC_EMPTY; |
| 587 | |
| 588 | return(c); |
| 589 | } |
| 590 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 591 | static int |
| 592 | scc_tstc(void) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 593 | { |
| 594 | volatile cbd_t *rbdf; |
| 595 | volatile scc_uart_t *up; |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 596 | volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 597 | volatile cpm8xx_t *cpmp = &(im->im_cpm); |
| 598 | |
| 599 | up = (scc_uart_t *)&cpmp->cp_dparam[PROFF_SCC]; |
| 600 | |
| 601 | rbdf = (cbd_t *)&cpmp->cp_dpmem[up->scc_genscc.scc_rbase]; |
| 602 | |
| 603 | return(!(rbdf->cbd_sc & BD_SC_EMPTY)); |
| 604 | } |
| 605 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 606 | struct serial_device serial_scc_device = |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 607 | { |
Marek Vasut | 90bad89 | 2012-09-09 18:48:28 +0200 | [diff] [blame] | 608 | .name = "serial_scc", |
| 609 | .start = scc_init, |
| 610 | .stop = NULL, |
| 611 | .setbrg = scc_setbrg, |
| 612 | .getc = scc_getc, |
| 613 | .tstc = scc_tstc, |
| 614 | .putc = scc_putc, |
| 615 | .puts = scc_puts, |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 616 | }; |
| 617 | |
| 618 | #endif /* CONFIG_8xx_CONS_SCCx */ |
| 619 | |
Mike Frysinger | 6c768ca | 2011-04-29 18:03:29 +0000 | [diff] [blame] | 620 | __weak struct serial_device *default_serial_console(void) |
| 621 | { |
| 622 | #if defined(CONFIG_8xx_CONS_SMC1) || defined(CONFIG_8xx_CONS_SMC2) |
| 623 | return &serial_smc_device; |
| 624 | #else |
| 625 | return &serial_scc_device; |
| 626 | #endif |
| 627 | } |
| 628 | |
Marek Vasut | f0eb1f6 | 2012-09-12 13:50:56 +0200 | [diff] [blame] | 629 | void mpc8xx_serial_initialize(void) |
| 630 | { |
| 631 | #if defined(CONFIG_8xx_CONS_SMC1) || defined(CONFIG_8xx_CONS_SMC2) |
| 632 | serial_register(&serial_smc_device); |
| 633 | #endif |
| 634 | #if defined(CONFIG_8xx_CONS_SCC1) || defined(CONFIG_8xx_CONS_SCC2) || \ |
| 635 | defined(CONFIG_8xx_CONS_SCC3) || defined(CONFIG_8xx_CONS_SCC4) |
| 636 | serial_register(&serial_scc_device); |
| 637 | #endif |
| 638 | } |
| 639 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 640 | #ifdef CONFIG_MODEM_SUPPORT |
| 641 | void disable_putc(void) |
| 642 | { |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 643 | gd->be_quiet = 1; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 644 | } |
| 645 | |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 646 | void enable_putc(void) |
| 647 | { |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 648 | gd->be_quiet = 0; |
| 649 | } |
| 650 | #endif |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 651 | |
Jon Loeliger | 4431283 | 2007-07-09 19:06:00 -0500 | [diff] [blame] | 652 | #if defined(CONFIG_CMD_KGDB) |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 653 | |
| 654 | void |
| 655 | kgdb_serial_init(void) |
| 656 | { |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 657 | int i = -1; |
| 658 | |
Mike Frysinger | 1c9a560 | 2011-04-29 18:03:31 +0000 | [diff] [blame] | 659 | if (strcmp(default_serial_console()->name, "serial_smc") == 0) |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 660 | { |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 661 | #if defined(CONFIG_8xx_CONS_SMC1) |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 662 | i = 1; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 663 | #elif defined(CONFIG_8xx_CONS_SMC2) |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 664 | i = 2; |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 665 | #endif |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 666 | } |
Mike Frysinger | 1c9a560 | 2011-04-29 18:03:31 +0000 | [diff] [blame] | 667 | else if (strcmp(default_serial_console()->name, "serial_scc") == 0) |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 668 | { |
| 669 | #if defined(CONFIG_8xx_CONS_SCC1) |
| 670 | i = 1; |
| 671 | #elif defined(CONFIG_8xx_CONS_SCC2) |
| 672 | i = 2; |
| 673 | #elif defined(CONFIG_8xx_CONS_SCC3) |
| 674 | i = 3; |
| 675 | #elif defined(CONFIG_8xx_CONS_SCC4) |
| 676 | i = 4; |
| 677 | #endif |
| 678 | } |
| 679 | |
| 680 | if (i >= 0) |
| 681 | { |
Mike Frysinger | 1c9a560 | 2011-04-29 18:03:31 +0000 | [diff] [blame] | 682 | serial_printf("[on %s%d] ", default_serial_console()->name, i); |
wdenk | 281e00a | 2004-08-01 22:48:16 +0000 | [diff] [blame] | 683 | } |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 684 | } |
| 685 | |
| 686 | void |
| 687 | putDebugChar (int c) |
| 688 | { |
| 689 | serial_putc (c); |
| 690 | } |
| 691 | |
| 692 | void |
| 693 | putDebugStr (const char *str) |
| 694 | { |
| 695 | serial_puts (str); |
| 696 | } |
| 697 | |
| 698 | int |
| 699 | getDebugChar (void) |
| 700 | { |
| 701 | return serial_getc(); |
| 702 | } |
| 703 | |
| 704 | void |
| 705 | kgdb_interruptible (int yes) |
| 706 | { |
| 707 | return; |
| 708 | } |
Jon Loeliger | 068b60a | 2007-07-10 10:27:39 -0500 | [diff] [blame] | 709 | #endif |
wdenk | 4a9cbbe | 2002-08-27 09:48:53 +0000 | [diff] [blame] | 710 | |
| 711 | #endif /* CONFIG_8xx_CONS_NONE */ |