blob: af65c969c2f51c3d9a72629d139bc1e2fbfeeb54 [file] [log] [blame]
wdenk4a9cbbe2002-08-27 09:48:53 +00001/*
2 * (C) Copyright 2000
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk4a9cbbe2002-08-27 09:48:53 +00006 */
7
8#include <common.h>
9#include <commproc.h>
10#include <command.h>
wdenk281e00a2004-08-01 22:48:16 +000011#include <serial.h>
wdenkd0fb80c2003-01-11 09:48:40 +000012#include <watchdog.h>
Mike Frysinger6c768ca2011-04-29 18:03:29 +000013#include <linux/compiler.h>
wdenk4a9cbbe2002-08-27 09:48:53 +000014
Wolfgang Denkd87080b2006-03-31 18:32:53 +020015DECLARE_GLOBAL_DATA_PTR;
16
wdenk4a9cbbe2002-08-27 09:48:53 +000017#if !defined(CONFIG_8xx_CONS_NONE) /* No Console at all */
18
19#if defined(CONFIG_8xx_CONS_SMC1) /* Console on SMC1 */
20#define SMC_INDEX 0
wdenk4a9cbbe2002-08-27 09:48:53 +000021#define PROFF_SMC PROFF_SMC1
22#define CPM_CR_CH_SMC CPM_CR_CH_SMC1
23
24#elif defined(CONFIG_8xx_CONS_SMC2) /* Console on SMC2 */
25#define SMC_INDEX 1
wdenk4a9cbbe2002-08-27 09:48:53 +000026#define PROFF_SMC PROFF_SMC2
27#define CPM_CR_CH_SMC CPM_CR_CH_SMC2
28
wdenk281e00a2004-08-01 22:48:16 +000029#endif /* CONFIG_8xx_CONS_SMCx */
30
31#if defined(CONFIG_8xx_CONS_SCC1) /* Console on SCC1 */
wdenk4a9cbbe2002-08-27 09:48:53 +000032#define SCC_INDEX 0
33#define PROFF_SCC PROFF_SCC1
34#define CPM_CR_CH_SCC CPM_CR_CH_SCC1
35
36#elif defined(CONFIG_8xx_CONS_SCC2) /* Console on SCC2 */
wdenk4a9cbbe2002-08-27 09:48:53 +000037#define SCC_INDEX 1
38#define PROFF_SCC PROFF_SCC2
39#define CPM_CR_CH_SCC CPM_CR_CH_SCC2
40
41#elif defined(CONFIG_8xx_CONS_SCC3) /* Console on SCC3 */
wdenk4a9cbbe2002-08-27 09:48:53 +000042#define SCC_INDEX 2
43#define PROFF_SCC PROFF_SCC3
44#define CPM_CR_CH_SCC CPM_CR_CH_SCC3
45
46#elif defined(CONFIG_8xx_CONS_SCC4) /* Console on SCC4 */
wdenk4a9cbbe2002-08-27 09:48:53 +000047#define SCC_INDEX 3
48#define PROFF_SCC PROFF_SCC4
49#define CPM_CR_CH_SCC CPM_CR_CH_SCC4
50
wdenk281e00a2004-08-01 22:48:16 +000051#endif /* CONFIG_8xx_CONS_SCCx */
wdenk4a9cbbe2002-08-27 09:48:53 +000052
Heiko Schocher2b3f12c2009-02-10 09:31:47 +010053#if !defined(CONFIG_SYS_SMC_RXBUFLEN)
54#define CONFIG_SYS_SMC_RXBUFLEN 1
55#define CONFIG_SYS_MAXIDLE 0
56#else
57#if !defined(CONFIG_SYS_MAXIDLE)
58#error "you must define CONFIG_SYS_MAXIDLE"
59#endif
60#endif
61
62typedef volatile struct serialbuffer {
63 cbd_t rxbd; /* Rx BD */
64 cbd_t txbd; /* Tx BD */
65 uint rxindex; /* index for next character to read */
66 volatile uchar rxbuf[CONFIG_SYS_SMC_RXBUFLEN];/* rx buffers */
67 volatile uchar txbuf; /* tx buffers */
68} serialbuffer_t;
69
wdenk2535d602003-07-17 23:16:40 +000070static void serial_setdivisor(volatile cpm8xx_t *cp)
71{
wdenk75d1ea72004-01-31 20:06:54 +000072 int divisor=(gd->cpu_clk + 8*gd->baudrate)/16/gd->baudrate;
wdenk2535d602003-07-17 23:16:40 +000073
74 if(divisor/16>0x1000) {
Wolfgang Denk8ed44d92008-10-19 02:35:50 +020075 /* bad divisor, assume 50MHz clock and 9600 baud */
wdenk75d1ea72004-01-31 20:06:54 +000076 divisor=(50*1000*1000 + 8*9600)/16/9600;
wdenk2535d602003-07-17 23:16:40 +000077 }
78
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#ifdef CONFIG_SYS_BRGCLK_PRESCALE
80 divisor /= CONFIG_SYS_BRGCLK_PRESCALE;
wdenk3bbc8992003-12-07 22:27:15 +000081#endif
82
wdenk2535d602003-07-17 23:16:40 +000083 if(divisor<=0x1000) {
84 cp->cp_brgc1=((divisor-1)<<1) | CPM_BRG_EN;
85 } else {
86 cp->cp_brgc1=((divisor/16-1)<<1) | CPM_BRG_EN | CPM_BRG_DIV16;
87 }
88}
89
wdenk4a9cbbe2002-08-27 09:48:53 +000090#if (defined (CONFIG_8xx_CONS_SMC1) || defined (CONFIG_8xx_CONS_SMC2))
91
92/*
93 * Minimal serial functions needed to use one of the SMC ports
94 * as serial console interface.
95 */
96
wdenk281e00a2004-08-01 22:48:16 +000097static void smc_setbrg (void)
98{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
wdenk281e00a2004-08-01 22:48:16 +0000100 volatile cpm8xx_t *cp = &(im->im_cpm);
101
102 /* Set up the baud rate generator.
103 * See 8xx_io/commproc.c for details.
104 *
105 * Wire BRG1 to SMCx
106 */
107
108 cp->cp_simode = 0x00000000;
109
110 serial_setdivisor(cp);
111}
112
113static int smc_init (void)
wdenk4a9cbbe2002-08-27 09:48:53 +0000114{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
wdenk4a9cbbe2002-08-27 09:48:53 +0000116 volatile smc_t *sp;
117 volatile smc_uart_t *up;
wdenk4a9cbbe2002-08-27 09:48:53 +0000118 volatile cpm8xx_t *cp = &(im->im_cpm);
119#if (!defined(CONFIG_8xx_CONS_SMC1)) && (defined(CONFIG_MPC823) || defined(CONFIG_MPC850))
120 volatile iop8xx_t *ip = (iop8xx_t *)&(im->im_ioport);
121#endif
122 uint dpaddr;
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100123 volatile serialbuffer_t *rtx;
wdenk4a9cbbe2002-08-27 09:48:53 +0000124
125 /* initialize pointers to SMC */
126
127 sp = (smc_t *) &(cp->cp_smc[SMC_INDEX]);
128 up = (smc_uart_t *) &cp->cp_dparam[PROFF_SMC];
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#ifdef CONFIG_SYS_SMC_UCODE_PATCH
Heiko Schocherb423d052008-01-11 01:12:07 +0100130 up = (smc_uart_t *) &cp->cp_dpmem[up->smc_rpbase];
131#else
132 /* Disable relocation */
133 up->smc_rpbase = 0;
134#endif
wdenk4a9cbbe2002-08-27 09:48:53 +0000135
Heiko Schocher255d28e2009-02-10 09:32:38 +0100136 /* Disable transmitter/receiver. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000137 sp->smc_smcmr &= ~(SMCMR_REN | SMCMR_TEN);
138
Heiko Schocher255d28e2009-02-10 09:32:38 +0100139 /* Enable SDMA. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000140 im->im_siu_conf.sc_sdcr = 1;
141
142 /* clear error conditions */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#ifdef CONFIG_SYS_SDSR
144 im->im_sdma.sdma_sdsr = CONFIG_SYS_SDSR;
wdenk4a9cbbe2002-08-27 09:48:53 +0000145#else
146 im->im_sdma.sdma_sdsr = 0x83;
147#endif
148
149 /* clear SDMA interrupt mask */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#ifdef CONFIG_SYS_SDMR
151 im->im_sdma.sdma_sdmr = CONFIG_SYS_SDMR;
wdenk4a9cbbe2002-08-27 09:48:53 +0000152#else
153 im->im_sdma.sdma_sdmr = 0x00;
154#endif
155
156#if defined(CONFIG_8xx_CONS_SMC1)
Heiko Schocher255d28e2009-02-10 09:32:38 +0100157 /* Use Port B for SMC1 instead of other functions. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000158 cp->cp_pbpar |= 0x000000c0;
159 cp->cp_pbdir &= ~0x000000c0;
160 cp->cp_pbodr &= ~0x000000c0;
161#else /* CONFIG_8xx_CONS_SMC2 */
162# if defined(CONFIG_MPC823) || defined(CONFIG_MPC850)
Heiko Schocher255d28e2009-02-10 09:32:38 +0100163 /* Use Port A for SMC2 instead of other functions. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000164 ip->iop_papar |= 0x00c0;
165 ip->iop_padir &= ~0x00c0;
166 ip->iop_paodr &= ~0x00c0;
167# else /* must be a 860 then */
168 /* Use Port B for SMC2 instead of other functions.
Heiko Schocher255d28e2009-02-10 09:32:38 +0100169 */
wdenk4a9cbbe2002-08-27 09:48:53 +0000170 cp->cp_pbpar |= 0x00000c00;
171 cp->cp_pbdir &= ~0x00000c00;
172 cp->cp_pbodr &= ~0x00000c00;
173# endif
174#endif
175
wdenk4a9cbbe2002-08-27 09:48:53 +0000176 /* Set the physical address of the host memory buffers in
177 * the buffer descriptors.
178 */
179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#ifdef CONFIG_SYS_ALLOC_DPRAM
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100181 /* allocate
182 * size of struct serialbuffer with bd rx/tx, buffer rx/tx and rx index
183 */
184 dpaddr = dpram_alloc_align((sizeof(serialbuffer_t)), 8);
wdenk4a9cbbe2002-08-27 09:48:53 +0000185#else
186 dpaddr = CPM_SERIAL_BASE ;
187#endif
188
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100189 rtx = (serialbuffer_t *)&cp->cp_dpmem[dpaddr];
wdenk4a9cbbe2002-08-27 09:48:53 +0000190 /* Allocate space for two buffer descriptors in the DP ram.
191 * For now, this address seems OK, but it may have to
192 * change with newer versions of the firmware.
193 * damm: allocating space after the two buffers for rx/tx data
194 */
195
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100196 rtx->rxbd.cbd_bufaddr = (uint) &rtx->rxbuf;
197 rtx->rxbd.cbd_sc = 0;
198
199 rtx->txbd.cbd_bufaddr = (uint) &rtx->txbuf;
200 rtx->txbd.cbd_sc = 0;
wdenk4a9cbbe2002-08-27 09:48:53 +0000201
Heiko Schocher255d28e2009-02-10 09:32:38 +0100202 /* Set up the uart parameters in the parameter ram. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000203 up->smc_rbase = dpaddr;
204 up->smc_tbase = dpaddr+sizeof(cbd_t);
205 up->smc_rfcr = SMC_EB;
206 up->smc_tfcr = SMC_EB;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#if defined (CONFIG_SYS_SMC_UCODE_PATCH)
Heiko Schocherb423d052008-01-11 01:12:07 +0100208 up->smc_rbptr = up->smc_rbase;
209 up->smc_tbptr = up->smc_tbase;
210 up->smc_rstate = 0;
211 up->smc_tstate = 0;
212#endif
wdenk4a9cbbe2002-08-27 09:48:53 +0000213
wdenk4a9cbbe2002-08-27 09:48:53 +0000214 /* Set UART mode, 8 bit, no parity, one stop.
215 * Enable receive and transmit.
216 */
217 sp->smc_smcmr = smcr_mk_clen(9) | SMCMR_SM_UART;
218
219 /* Mask all interrupts and remove anything pending.
220 */
221 sp->smc_smcm = 0;
222 sp->smc_smce = 0xff;
223
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#ifdef CONFIG_SYS_SPC1920_SMC1_CLK4
Markus Klotzbuecher81395672007-01-09 14:57:11 +0100225 /* clock source is PLD */
Wolfgang Denk2a8dfe02007-03-21 23:26:15 +0100226
Markus Klotzbuecher81395672007-01-09 14:57:11 +0100227 /* set freq to 19200 Baud */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228 *((volatile uchar *) CONFIG_SYS_SPC1920_PLD_BASE+6) = 0x3;
Markus Klotzbuecher81395672007-01-09 14:57:11 +0100229 /* configure clk4 as input */
230 im->im_ioport.iop_pdpar |= 0x800;
231 im->im_ioport.iop_pddir &= ~0x800;
Wolfgang Denkf11033e2007-01-15 13:41:04 +0100232
Wolfgang Denk2a8dfe02007-03-21 23:26:15 +0100233 cp->cp_simode = ((cp->cp_simode & ~0xf000) | 0x7000);
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200234#else
235 /* Set up the baud rate generator */
wdenk281e00a2004-08-01 22:48:16 +0000236 smc_setbrg ();
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200237#endif
wdenk4a9cbbe2002-08-27 09:48:53 +0000238
Heiko Schocher255d28e2009-02-10 09:32:38 +0100239 /* Make the first buffer the only buffer. */
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100240 rtx->txbd.cbd_sc |= BD_SC_WRAP;
241 rtx->rxbd.cbd_sc |= BD_SC_EMPTY | BD_SC_WRAP;
wdenk4a9cbbe2002-08-27 09:48:53 +0000242
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100243 /* single/multi character receive. */
244 up->smc_mrblr = CONFIG_SYS_SMC_RXBUFLEN;
245 up->smc_maxidl = CONFIG_SYS_MAXIDLE;
246 rtx->rxindex = 0;
wdenk4a9cbbe2002-08-27 09:48:53 +0000247
Heiko Schocher255d28e2009-02-10 09:32:38 +0100248 /* Initialize Tx/Rx parameters. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000249 while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */
250 ;
251
252 cp->cp_cpcr = mk_cr_cmd(CPM_CR_CH_SMC, CPM_CR_INIT_TRX) | CPM_CR_FLG;
253
254 while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */
255 ;
256
Heiko Schocher255d28e2009-02-10 09:32:38 +0100257 /* Enable transmitter/receiver. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000258 sp->smc_smcmr |= SMCMR_REN | SMCMR_TEN;
259
260 return (0);
261}
262
wdenk281e00a2004-08-01 22:48:16 +0000263static void
264smc_putc(const char c)
wdenk4a9cbbe2002-08-27 09:48:53 +0000265{
wdenk4a9cbbe2002-08-27 09:48:53 +0000266 volatile smc_uart_t *up;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
wdenk4a9cbbe2002-08-27 09:48:53 +0000268 volatile cpm8xx_t *cpmp = &(im->im_cpm);
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100269 volatile serialbuffer_t *rtx;
wdenk4a9cbbe2002-08-27 09:48:53 +0000270
wdenk4532cb62003-04-27 22:52:51 +0000271#ifdef CONFIG_MODEM_SUPPORT
wdenk4532cb62003-04-27 22:52:51 +0000272 if (gd->be_quiet)
273 return;
274#endif
275
wdenk4a9cbbe2002-08-27 09:48:53 +0000276 if (c == '\n')
wdenk281e00a2004-08-01 22:48:16 +0000277 smc_putc ('\r');
wdenk4a9cbbe2002-08-27 09:48:53 +0000278
279 up = (smc_uart_t *)&cpmp->cp_dparam[PROFF_SMC];
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#ifdef CONFIG_SYS_SMC_UCODE_PATCH
Heiko Schocherb423d052008-01-11 01:12:07 +0100281 up = (smc_uart_t *) &cpmp->cp_dpmem[up->smc_rpbase];
282#endif
wdenk4a9cbbe2002-08-27 09:48:53 +0000283
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100284 rtx = (serialbuffer_t *)&cpmp->cp_dpmem[up->smc_rbase];
wdenk4a9cbbe2002-08-27 09:48:53 +0000285
Heiko Schocher255d28e2009-02-10 09:32:38 +0100286 /* Wait for last character to go. */
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100287 rtx->txbuf = c;
288 rtx->txbd.cbd_datlen = 1;
289 rtx->txbd.cbd_sc |= BD_SC_READY;
wdenk4a9cbbe2002-08-27 09:48:53 +0000290 __asm__("eieio");
wdenkd0fb80c2003-01-11 09:48:40 +0000291
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100292 while (rtx->txbd.cbd_sc & BD_SC_READY) {
wdenkd0fb80c2003-01-11 09:48:40 +0000293 WATCHDOG_RESET ();
wdenk4a9cbbe2002-08-27 09:48:53 +0000294 __asm__("eieio");
wdenkd0fb80c2003-01-11 09:48:40 +0000295 }
wdenk4a9cbbe2002-08-27 09:48:53 +0000296}
297
wdenk281e00a2004-08-01 22:48:16 +0000298static void
299smc_puts (const char *s)
300{
301 while (*s) {
302 smc_putc (*s++);
303 }
304}
305
306static int
307smc_getc(void)
wdenk4a9cbbe2002-08-27 09:48:53 +0000308{
wdenk4a9cbbe2002-08-27 09:48:53 +0000309 volatile smc_uart_t *up;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
wdenk4a9cbbe2002-08-27 09:48:53 +0000311 volatile cpm8xx_t *cpmp = &(im->im_cpm);
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100312 volatile serialbuffer_t *rtx;
313 unsigned char c;
wdenk4a9cbbe2002-08-27 09:48:53 +0000314
315 up = (smc_uart_t *)&cpmp->cp_dparam[PROFF_SMC];
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316#ifdef CONFIG_SYS_SMC_UCODE_PATCH
Heiko Schocherb423d052008-01-11 01:12:07 +0100317 up = (smc_uart_t *) &cpmp->cp_dpmem[up->smc_rpbase];
318#endif
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100319 rtx = (serialbuffer_t *)&cpmp->cp_dpmem[up->smc_rbase];
wdenk4a9cbbe2002-08-27 09:48:53 +0000320
Heiko Schocher255d28e2009-02-10 09:32:38 +0100321 /* Wait for character to show up. */
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100322 while (rtx->rxbd.cbd_sc & BD_SC_EMPTY)
wdenkd0fb80c2003-01-11 09:48:40 +0000323 WATCHDOG_RESET ();
324
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100325 /* the characters are read one by one,
326 * use the rxindex to know the next char to deliver
327 */
328 c = *(unsigned char *) (rtx->rxbd.cbd_bufaddr+rtx->rxindex);
329 rtx->rxindex++;
wdenk4a9cbbe2002-08-27 09:48:53 +0000330
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100331 /* check if all char are readout, then make prepare for next receive */
332 if (rtx->rxindex >= rtx->rxbd.cbd_datlen) {
333 rtx->rxindex = 0;
334 rtx->rxbd.cbd_sc |= BD_SC_EMPTY;
335 }
wdenk4a9cbbe2002-08-27 09:48:53 +0000336 return(c);
337}
338
wdenk281e00a2004-08-01 22:48:16 +0000339static int
340smc_tstc(void)
wdenk4a9cbbe2002-08-27 09:48:53 +0000341{
wdenk4a9cbbe2002-08-27 09:48:53 +0000342 volatile smc_uart_t *up;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
wdenk4a9cbbe2002-08-27 09:48:53 +0000344 volatile cpm8xx_t *cpmp = &(im->im_cpm);
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100345 volatile serialbuffer_t *rtx;
wdenk4a9cbbe2002-08-27 09:48:53 +0000346
347 up = (smc_uart_t *)&cpmp->cp_dparam[PROFF_SMC];
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348#ifdef CONFIG_SYS_SMC_UCODE_PATCH
Heiko Schocherb423d052008-01-11 01:12:07 +0100349 up = (smc_uart_t *) &cpmp->cp_dpmem[up->smc_rpbase];
350#endif
wdenk4a9cbbe2002-08-27 09:48:53 +0000351
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100352 rtx = (serialbuffer_t *)&cpmp->cp_dpmem[up->smc_rbase];
wdenk4a9cbbe2002-08-27 09:48:53 +0000353
Heiko Schocher2b3f12c2009-02-10 09:31:47 +0100354 return !(rtx->rxbd.cbd_sc & BD_SC_EMPTY);
wdenk4a9cbbe2002-08-27 09:48:53 +0000355}
356
wdenk281e00a2004-08-01 22:48:16 +0000357struct serial_device serial_smc_device =
358{
Marek Vasut90bad892012-09-09 18:48:28 +0200359 .name = "serial_smc",
360 .start = smc_init,
361 .stop = NULL,
362 .setbrg = smc_setbrg,
363 .getc = smc_getc,
364 .tstc = smc_tstc,
365 .putc = smc_putc,
366 .puts = smc_puts,
wdenk281e00a2004-08-01 22:48:16 +0000367};
wdenk4a9cbbe2002-08-27 09:48:53 +0000368
wdenk281e00a2004-08-01 22:48:16 +0000369#endif /* CONFIG_8xx_CONS_SMC1 || CONFIG_8xx_CONS_SMC2 */
370
371#if defined(CONFIG_8xx_CONS_SCC1) || defined(CONFIG_8xx_CONS_SCC2) || \
372 defined(CONFIG_8xx_CONS_SCC3) || defined(CONFIG_8xx_CONS_SCC4)
373
374static void
375scc_setbrg (void)
376{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200377 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
wdenk281e00a2004-08-01 22:48:16 +0000378 volatile cpm8xx_t *cp = &(im->im_cpm);
379
380 /* Set up the baud rate generator.
381 * See 8xx_io/commproc.c for details.
382 *
383 * Wire BRG1 to SCCx
384 */
385
386 cp->cp_sicr &= ~(0x000000FF << (8 * SCC_INDEX));
387
388 serial_setdivisor(cp);
389}
390
391static int scc_init (void)
wdenk4a9cbbe2002-08-27 09:48:53 +0000392{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
wdenk4a9cbbe2002-08-27 09:48:53 +0000394 volatile scc_t *sp;
395 volatile scc_uart_t *up;
396 volatile cbd_t *tbdf, *rbdf;
397 volatile cpm8xx_t *cp = &(im->im_cpm);
398 uint dpaddr;
399#if (SCC_INDEX != 2) || !defined(CONFIG_MPC850)
400 volatile iop8xx_t *ip = (iop8xx_t *)&(im->im_ioport);
401#endif
402
403 /* initialize pointers to SCC */
404
405 sp = (scc_t *) &(cp->cp_scc[SCC_INDEX]);
406 up = (scc_uart_t *) &cp->cp_dparam[PROFF_SCC];
407
Heiko Schocher255d28e2009-02-10 09:32:38 +0100408 /* Disable transmitter/receiver. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000409 sp->scc_gsmrl &= ~(SCC_GSMRL_ENR | SCC_GSMRL_ENT);
410
411#if (SCC_INDEX == 2) && defined(CONFIG_MPC850)
412 /*
413 * The MPC850 has SCC3 on Port B
414 */
415 cp->cp_pbpar |= 0x06;
416 cp->cp_pbdir &= ~0x06;
417 cp->cp_pbodr &= ~0x06;
418
Masahiro Yamada5ec71102014-12-15 23:26:16 +0900419#elif (SCC_INDEX < 2)
wdenk4a9cbbe2002-08-27 09:48:53 +0000420 /*
421 * Standard configuration for SCC's is on Part A
422 */
423 ip->iop_papar |= ((3 << (2 * SCC_INDEX)));
424 ip->iop_padir &= ~((3 << (2 * SCC_INDEX)));
425 ip->iop_paodr &= ~((3 << (2 * SCC_INDEX)));
wdenk4a9cbbe2002-08-27 09:48:53 +0000426#endif
427
Heiko Schocher255d28e2009-02-10 09:32:38 +0100428 /* Allocate space for two buffer descriptors in the DP ram. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000429
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200430#ifdef CONFIG_SYS_ALLOC_DPRAM
wdenk4a9cbbe2002-08-27 09:48:53 +0000431 dpaddr = dpram_alloc_align (sizeof(cbd_t)*2 + 2, 8) ;
432#else
wdenk281e00a2004-08-01 22:48:16 +0000433 dpaddr = CPM_SERIAL2_BASE ;
wdenk4a9cbbe2002-08-27 09:48:53 +0000434#endif
435
Heiko Schocher255d28e2009-02-10 09:32:38 +0100436 /* Enable SDMA. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000437 im->im_siu_conf.sc_sdcr = 0x0001;
438
439 /* Set the physical address of the host memory buffers in
440 * the buffer descriptors.
441 */
442
443 rbdf = (cbd_t *)&cp->cp_dpmem[dpaddr];
444 rbdf->cbd_bufaddr = (uint) (rbdf+2);
445 rbdf->cbd_sc = 0;
446 tbdf = rbdf + 1;
447 tbdf->cbd_bufaddr = ((uint) (rbdf+2)) + 1;
448 tbdf->cbd_sc = 0;
449
Heiko Schocher255d28e2009-02-10 09:32:38 +0100450 /* Set up the baud rate generator. */
wdenk281e00a2004-08-01 22:48:16 +0000451 scc_setbrg ();
wdenk4a9cbbe2002-08-27 09:48:53 +0000452
Heiko Schocher255d28e2009-02-10 09:32:38 +0100453 /* Set up the uart parameters in the parameter ram. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000454 up->scc_genscc.scc_rbase = dpaddr;
455 up->scc_genscc.scc_tbase = dpaddr+sizeof(cbd_t);
456
Heiko Schocher255d28e2009-02-10 09:32:38 +0100457 /* Initialize Tx/Rx parameters. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000458 while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */
459 ;
460 cp->cp_cpcr = mk_cr_cmd(CPM_CR_CH_SCC, CPM_CR_INIT_TRX) | CPM_CR_FLG;
461
462 while (cp->cp_cpcr & CPM_CR_FLG) /* wait if cp is busy */
463 ;
464
465 up->scc_genscc.scc_rfcr = SCC_EB | 0x05;
466 up->scc_genscc.scc_tfcr = SCC_EB | 0x05;
467
468 up->scc_genscc.scc_mrblr = 1; /* Single character receive */
469 up->scc_maxidl = 0; /* disable max idle */
470 up->scc_brkcr = 1; /* send one break character on stop TX */
471 up->scc_parec = 0;
472 up->scc_frmec = 0;
473 up->scc_nosec = 0;
474 up->scc_brkec = 0;
475 up->scc_uaddr1 = 0;
476 up->scc_uaddr2 = 0;
477 up->scc_toseq = 0;
478 up->scc_char1 = 0x8000;
479 up->scc_char2 = 0x8000;
480 up->scc_char3 = 0x8000;
481 up->scc_char4 = 0x8000;
482 up->scc_char5 = 0x8000;
483 up->scc_char6 = 0x8000;
484 up->scc_char7 = 0x8000;
485 up->scc_char8 = 0x8000;
486 up->scc_rccm = 0xc0ff;
487
Heiko Schocher255d28e2009-02-10 09:32:38 +0100488 /* Set low latency / small fifo. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000489 sp->scc_gsmrh = SCC_GSMRH_RFW;
490
491 /* Set SCC(x) clock mode to 16x
492 * See 8xx_io/commproc.c for details.
493 *
494 * Wire BRG1 to SCCn
495 */
496
Heiko Schocher255d28e2009-02-10 09:32:38 +0100497 /* Set UART mode, clock divider 16 on Tx and Rx */
wdenk281e00a2004-08-01 22:48:16 +0000498 sp->scc_gsmrl &= ~0xF;
wdenk4a9cbbe2002-08-27 09:48:53 +0000499 sp->scc_gsmrl |=
500 (SCC_GSMRL_MODE_UART | SCC_GSMRL_TDCR_16 | SCC_GSMRL_RDCR_16);
501
wdenk281e00a2004-08-01 22:48:16 +0000502 sp->scc_psmr = 0;
wdenk4a9cbbe2002-08-27 09:48:53 +0000503 sp->scc_psmr |= SCU_PSMR_CL;
504
Heiko Schocher255d28e2009-02-10 09:32:38 +0100505 /* Mask all interrupts and remove anything pending. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000506 sp->scc_sccm = 0;
507 sp->scc_scce = 0xffff;
508 sp->scc_dsr = 0x7e7e;
509 sp->scc_psmr = 0x3000;
510
Heiko Schocher255d28e2009-02-10 09:32:38 +0100511 /* Make the first buffer the only buffer. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000512 tbdf->cbd_sc |= BD_SC_WRAP;
513 rbdf->cbd_sc |= BD_SC_EMPTY | BD_SC_WRAP;
514
Heiko Schocher255d28e2009-02-10 09:32:38 +0100515 /* Enable transmitter/receiver. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000516 sp->scc_gsmrl |= (SCC_GSMRL_ENR | SCC_GSMRL_ENT);
517
518 return (0);
519}
520
wdenk281e00a2004-08-01 22:48:16 +0000521static void
522scc_putc(const char c)
wdenk4a9cbbe2002-08-27 09:48:53 +0000523{
524 volatile cbd_t *tbdf;
525 volatile char *buf;
526 volatile scc_uart_t *up;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200527 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
wdenk4a9cbbe2002-08-27 09:48:53 +0000528 volatile cpm8xx_t *cpmp = &(im->im_cpm);
529
wdenk281e00a2004-08-01 22:48:16 +0000530#ifdef CONFIG_MODEM_SUPPORT
wdenk281e00a2004-08-01 22:48:16 +0000531 if (gd->be_quiet)
532 return;
533#endif
534
wdenk4a9cbbe2002-08-27 09:48:53 +0000535 if (c == '\n')
wdenk281e00a2004-08-01 22:48:16 +0000536 scc_putc ('\r');
wdenk4a9cbbe2002-08-27 09:48:53 +0000537
538 up = (scc_uart_t *)&cpmp->cp_dparam[PROFF_SCC];
539
540 tbdf = (cbd_t *)&cpmp->cp_dpmem[up->scc_genscc.scc_tbase];
541
Heiko Schocher255d28e2009-02-10 09:32:38 +0100542 /* Wait for last character to go. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000543
544 buf = (char *)tbdf->cbd_bufaddr;
wdenk4a9cbbe2002-08-27 09:48:53 +0000545
546 *buf = c;
547 tbdf->cbd_datlen = 1;
548 tbdf->cbd_sc |= BD_SC_READY;
549 __asm__("eieio");
wdenkd0fb80c2003-01-11 09:48:40 +0000550
551 while (tbdf->cbd_sc & BD_SC_READY) {
wdenk4a9cbbe2002-08-27 09:48:53 +0000552 __asm__("eieio");
wdenkd0fb80c2003-01-11 09:48:40 +0000553 WATCHDOG_RESET ();
554 }
wdenk4a9cbbe2002-08-27 09:48:53 +0000555}
556
wdenk281e00a2004-08-01 22:48:16 +0000557static void
558scc_puts (const char *s)
559{
560 while (*s) {
561 scc_putc (*s++);
562 }
563}
564
565static int
566scc_getc(void)
wdenk4a9cbbe2002-08-27 09:48:53 +0000567{
568 volatile cbd_t *rbdf;
569 volatile unsigned char *buf;
570 volatile scc_uart_t *up;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200571 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
wdenk4a9cbbe2002-08-27 09:48:53 +0000572 volatile cpm8xx_t *cpmp = &(im->im_cpm);
573 unsigned char c;
574
575 up = (scc_uart_t *)&cpmp->cp_dparam[PROFF_SCC];
576
577 rbdf = (cbd_t *)&cpmp->cp_dpmem[up->scc_genscc.scc_rbase];
578
Heiko Schocher255d28e2009-02-10 09:32:38 +0100579 /* Wait for character to show up. */
wdenk4a9cbbe2002-08-27 09:48:53 +0000580 buf = (unsigned char *)rbdf->cbd_bufaddr;
wdenkd0fb80c2003-01-11 09:48:40 +0000581
wdenk4a9cbbe2002-08-27 09:48:53 +0000582 while (rbdf->cbd_sc & BD_SC_EMPTY)
wdenkd0fb80c2003-01-11 09:48:40 +0000583 WATCHDOG_RESET ();
584
wdenk4a9cbbe2002-08-27 09:48:53 +0000585 c = *buf;
586 rbdf->cbd_sc |= BD_SC_EMPTY;
587
588 return(c);
589}
590
wdenk281e00a2004-08-01 22:48:16 +0000591static int
592scc_tstc(void)
wdenk4a9cbbe2002-08-27 09:48:53 +0000593{
594 volatile cbd_t *rbdf;
595 volatile scc_uart_t *up;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200596 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
wdenk4a9cbbe2002-08-27 09:48:53 +0000597 volatile cpm8xx_t *cpmp = &(im->im_cpm);
598
599 up = (scc_uart_t *)&cpmp->cp_dparam[PROFF_SCC];
600
601 rbdf = (cbd_t *)&cpmp->cp_dpmem[up->scc_genscc.scc_rbase];
602
603 return(!(rbdf->cbd_sc & BD_SC_EMPTY));
604}
605
wdenk281e00a2004-08-01 22:48:16 +0000606struct serial_device serial_scc_device =
wdenk4a9cbbe2002-08-27 09:48:53 +0000607{
Marek Vasut90bad892012-09-09 18:48:28 +0200608 .name = "serial_scc",
609 .start = scc_init,
610 .stop = NULL,
611 .setbrg = scc_setbrg,
612 .getc = scc_getc,
613 .tstc = scc_tstc,
614 .putc = scc_putc,
615 .puts = scc_puts,
wdenk281e00a2004-08-01 22:48:16 +0000616};
617
618#endif /* CONFIG_8xx_CONS_SCCx */
619
Mike Frysinger6c768ca2011-04-29 18:03:29 +0000620__weak struct serial_device *default_serial_console(void)
621{
622#if defined(CONFIG_8xx_CONS_SMC1) || defined(CONFIG_8xx_CONS_SMC2)
623 return &serial_smc_device;
624#else
625 return &serial_scc_device;
626#endif
627}
628
Marek Vasutf0eb1f62012-09-12 13:50:56 +0200629void mpc8xx_serial_initialize(void)
630{
631#if defined(CONFIG_8xx_CONS_SMC1) || defined(CONFIG_8xx_CONS_SMC2)
632 serial_register(&serial_smc_device);
633#endif
634#if defined(CONFIG_8xx_CONS_SCC1) || defined(CONFIG_8xx_CONS_SCC2) || \
635 defined(CONFIG_8xx_CONS_SCC3) || defined(CONFIG_8xx_CONS_SCC4)
636 serial_register(&serial_scc_device);
637#endif
638}
639
wdenk281e00a2004-08-01 22:48:16 +0000640#ifdef CONFIG_MODEM_SUPPORT
641void disable_putc(void)
642{
wdenk281e00a2004-08-01 22:48:16 +0000643 gd->be_quiet = 1;
wdenk4a9cbbe2002-08-27 09:48:53 +0000644}
645
wdenk281e00a2004-08-01 22:48:16 +0000646void enable_putc(void)
647{
wdenk281e00a2004-08-01 22:48:16 +0000648 gd->be_quiet = 0;
649}
650#endif
wdenk4a9cbbe2002-08-27 09:48:53 +0000651
Jon Loeliger44312832007-07-09 19:06:00 -0500652#if defined(CONFIG_CMD_KGDB)
wdenk4a9cbbe2002-08-27 09:48:53 +0000653
654void
655kgdb_serial_init(void)
656{
wdenk281e00a2004-08-01 22:48:16 +0000657 int i = -1;
658
Mike Frysinger1c9a5602011-04-29 18:03:31 +0000659 if (strcmp(default_serial_console()->name, "serial_smc") == 0)
wdenk281e00a2004-08-01 22:48:16 +0000660 {
wdenk4a9cbbe2002-08-27 09:48:53 +0000661#if defined(CONFIG_8xx_CONS_SMC1)
wdenk281e00a2004-08-01 22:48:16 +0000662 i = 1;
wdenk4a9cbbe2002-08-27 09:48:53 +0000663#elif defined(CONFIG_8xx_CONS_SMC2)
wdenk281e00a2004-08-01 22:48:16 +0000664 i = 2;
wdenk4a9cbbe2002-08-27 09:48:53 +0000665#endif
wdenk281e00a2004-08-01 22:48:16 +0000666 }
Mike Frysinger1c9a5602011-04-29 18:03:31 +0000667 else if (strcmp(default_serial_console()->name, "serial_scc") == 0)
wdenk281e00a2004-08-01 22:48:16 +0000668 {
669#if defined(CONFIG_8xx_CONS_SCC1)
670 i = 1;
671#elif defined(CONFIG_8xx_CONS_SCC2)
672 i = 2;
673#elif defined(CONFIG_8xx_CONS_SCC3)
674 i = 3;
675#elif defined(CONFIG_8xx_CONS_SCC4)
676 i = 4;
677#endif
678 }
679
680 if (i >= 0)
681 {
Mike Frysinger1c9a5602011-04-29 18:03:31 +0000682 serial_printf("[on %s%d] ", default_serial_console()->name, i);
wdenk281e00a2004-08-01 22:48:16 +0000683 }
wdenk4a9cbbe2002-08-27 09:48:53 +0000684}
685
686void
687putDebugChar (int c)
688{
689 serial_putc (c);
690}
691
692void
693putDebugStr (const char *str)
694{
695 serial_puts (str);
696}
697
698int
699getDebugChar (void)
700{
701 return serial_getc();
702}
703
704void
705kgdb_interruptible (int yes)
706{
707 return;
708}
Jon Loeliger068b60a2007-07-10 10:27:39 -0500709#endif
wdenk4a9cbbe2002-08-27 09:48:53 +0000710
711#endif /* CONFIG_8xx_CONS_NONE */