blob: 8a6b4e637861f468741bbd57474a989a0ebc8267 [file] [log] [blame]
Mingkai Hudd029362016-09-07 18:47:28 +08001/*
2 * Copyright 2016 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1046ARDB_H__
8#define __LS1046ARDB_H__
9
10#include "ls1046a_common.h"
11
Mingkai Hudd029362016-09-07 18:47:28 +080012#ifdef CONFIG_SD_BOOT
13#define CONFIG_SYS_TEXT_BASE 0x82000000
14#else
15#define CONFIG_SYS_TEXT_BASE 0x40100000
16#endif
17
18#define CONFIG_SYS_CLK_FREQ 100000000
19#define CONFIG_DDR_CLK_FREQ 100000000
20
21#define CONFIG_LAYERSCAPE_NS_ACCESS
22#define CONFIG_MISC_INIT_R
23
24#define CONFIG_DIMM_SLOTS_PER_CTLR 1
25/* Physical Memory Map */
26#define CONFIG_CHIP_SELECTS_PER_CTRL 4
27#define CONFIG_NR_DRAM_BANKS 2
28
29#define CONFIG_DDR_SPD
30#define SPD_EEPROM_ADDRESS 0x51
31#define CONFIG_SYS_SPD_BUS_NUM 0
32
33#define CONFIG_DDR_ECC
34#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
35#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
36#define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
Hou Zhiqiangdc760ae2017-02-06 11:29:00 +080037#ifndef CONFIG_SPL
Mingkai Hudd029362016-09-07 18:47:28 +080038#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
Hou Zhiqiangdc760ae2017-02-06 11:29:00 +080039#endif
Mingkai Hudd029362016-09-07 18:47:28 +080040
41#ifdef CONFIG_RAMBOOT_PBL
42#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1046ardb/ls1046ardb_pbi.cfg
43#endif
44
45#ifdef CONFIG_SD_BOOT
46#ifdef CONFIG_EMMC_BOOT
47#define CONFIG_SYS_FSL_PBL_RCW \
48 board/freescale/ls1046ardb/ls1046ardb_rcw_emmc.cfg
49#else
50#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1046ardb/ls1046ardb_rcw_sd.cfg
51#endif
52#endif
53
Sumit Garga52ff332017-03-30 09:53:13 +053054#ifndef SPL_NO_IFC
Mingkai Hudd029362016-09-07 18:47:28 +080055/* IFC */
56#define CONFIG_FSL_IFC
Mingkai Hudd029362016-09-07 18:47:28 +080057/*
58 * NAND Flash Definitions
59 */
60#define CONFIG_NAND_FSL_IFC
Sumit Garga52ff332017-03-30 09:53:13 +053061#endif
Mingkai Hudd029362016-09-07 18:47:28 +080062
63#define CONFIG_SYS_NAND_BASE 0x7e800000
64#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
65
66#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
67#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
68 | CSPR_PORT_SIZE_8 \
69 | CSPR_MSEL_NAND \
70 | CSPR_V)
71#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
72#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
73 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
74 | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \
75 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
76 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
77 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
78 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
79
80#define CONFIG_SYS_NAND_ONFI_DETECTION
81
82#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
83 FTIM0_NAND_TWP(0x18) | \
84 FTIM0_NAND_TWCHT(0x7) | \
85 FTIM0_NAND_TWH(0xa))
86#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
87 FTIM1_NAND_TWBE(0x39) | \
88 FTIM1_NAND_TRR(0xe) | \
89 FTIM1_NAND_TRP(0x18))
90#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
91 FTIM2_NAND_TREH(0xa) | \
92 FTIM2_NAND_TWHRE(0x1e))
93#define CONFIG_SYS_NAND_FTIM3 0x0
94
95#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
96#define CONFIG_SYS_MAX_NAND_DEVICE 1
97#define CONFIG_MTD_NAND_VERIFY_WRITE
98#define CONFIG_CMD_NAND
99
100#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
101
102/*
103 * CPLD
104 */
105#define CONFIG_SYS_CPLD_BASE 0x7fb00000
106#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
107
108#define CONFIG_SYS_CPLD_CSPR_EXT (0x0)
109#define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
110 CSPR_PORT_SIZE_8 | \
111 CSPR_MSEL_GPCM | \
112 CSPR_V)
113#define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024)
114#define CONFIG_SYS_CPLD_CSOR CSOR_NOR_ADM_SHIFT(16)
115
116/* CPLD Timing parameters for IFC GPCM */
117#define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
118 FTIM0_GPCM_TEADC(0x0e) | \
119 FTIM0_GPCM_TEAHC(0x0e))
120#define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
121 FTIM1_GPCM_TRAD(0x3f))
122#define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
123 FTIM2_GPCM_TCH(0xf) | \
124 FTIM2_GPCM_TWP(0x3E))
125#define CONFIG_SYS_CPLD_FTIM3 0x0
126
127/* IFC Timing Params */
128#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
129#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
130#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
131#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
132#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
133#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
134#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
135#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
136
137#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT
138#define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR
139#define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK
140#define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR
141#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0
142#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1
143#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2
144#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3
145
146/* EEPROM */
147#define CONFIG_ID_EEPROM
148#define CONFIG_SYS_I2C_EEPROM_NXID
149#define CONFIG_SYS_EEPROM_BUS_NUM 0
150#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
151#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
152#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
153#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
154#define I2C_RETIMER_ADDR 0x18
155
Hou Zhiqiangdccef2e2016-12-09 16:09:01 +0800156/* PMIC */
157#define CONFIG_POWER
158#ifdef CONFIG_POWER
159#define CONFIG_POWER_I2C
160#endif
161
Mingkai Hudd029362016-09-07 18:47:28 +0800162/*
163 * Environment
164 */
Sumit Garga52ff332017-03-30 09:53:13 +0530165#ifndef SPL_NO_ENV
Mingkai Hudd029362016-09-07 18:47:28 +0800166#define CONFIG_ENV_OVERWRITE
Sumit Garga52ff332017-03-30 09:53:13 +0530167#endif
Mingkai Hudd029362016-09-07 18:47:28 +0800168
169#if defined(CONFIG_SD_BOOT)
170#define CONFIG_ENV_IS_IN_MMC
171#define CONFIG_SYS_MMC_ENV_DEV 0
Alison Wang8104deb2017-05-16 10:45:59 +0800172#define CONFIG_ENV_OFFSET (3 * 1024 * 1024)
Mingkai Hudd029362016-09-07 18:47:28 +0800173#define CONFIG_ENV_SIZE 0x2000
174#else
175#define CONFIG_ENV_IS_IN_SPI_FLASH
176#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
Alison Wang8104deb2017-05-16 10:45:59 +0800177#define CONFIG_ENV_OFFSET 0x300000 /* 3MB */
Mingkai Hudd029362016-09-07 18:47:28 +0800178#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256KB */
179#endif
180
York Sun99b47c22017-04-25 08:39:51 -0700181#define AQR105_IRQ_MASK 0x80000000
Mingkai Hudd029362016-09-07 18:47:28 +0800182/* FMan */
Sumit Garga52ff332017-03-30 09:53:13 +0530183#ifndef SPL_NO_FMAN
York Sun99b47c22017-04-25 08:39:51 -0700184
185#ifdef CONFIG_NET
186#define CONFIG_PHYLIB
187#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
188#define CONFIG_PHY_REALTEK
189#endif
190
Mingkai Hudd029362016-09-07 18:47:28 +0800191#ifdef CONFIG_SYS_DPAA_FMAN
192#define CONFIG_FMAN_ENET
Mingkai Hudd029362016-09-07 18:47:28 +0800193#define CONFIG_PHY_AQUANTIA
York Sun99b47c22017-04-25 08:39:51 -0700194#define CONFIG_PHYLIB_10G
Mingkai Hudd029362016-09-07 18:47:28 +0800195#define RGMII_PHY1_ADDR 0x1
196#define RGMII_PHY2_ADDR 0x2
197
198#define SGMII_PHY1_ADDR 0x3
199#define SGMII_PHY2_ADDR 0x4
200
201#define FM1_10GEC1_PHY_ADDR 0x0
202
203#define CONFIG_ETHPRIME "FM1@DTSEC3"
204#endif
York Sun99b47c22017-04-25 08:39:51 -0700205
Sumit Garga52ff332017-03-30 09:53:13 +0530206#endif
Mingkai Hudd029362016-09-07 18:47:28 +0800207
208/* QSPI device */
Sumit Garga52ff332017-03-30 09:53:13 +0530209#ifndef SPL_NO_QSPI
Mingkai Hudd029362016-09-07 18:47:28 +0800210#ifdef CONFIG_FSL_QSPI
211#define CONFIG_SPI_FLASH_SPANSION
212#define FSL_QSPI_FLASH_SIZE (1 << 26)
213#define FSL_QSPI_FLASH_NUM 2
Mingkai Hudd029362016-09-07 18:47:28 +0800214#endif
Sumit Garga52ff332017-03-30 09:53:13 +0530215#endif
Mingkai Hudd029362016-09-07 18:47:28 +0800216
jerry.huang@nxp.com97205ee2016-11-15 10:47:52 +0800217/* USB */
Sumit Garga52ff332017-03-30 09:53:13 +0530218#ifndef SPL_NO_USB
jerry.huang@nxp.com97205ee2016-11-15 10:47:52 +0800219#define CONFIG_HAS_FSL_XHCI_USB
220#ifdef CONFIG_HAS_FSL_XHCI_USB
221#define CONFIG_USB_XHCI_HCD
222#define CONFIG_USB_XHCI_FSL
223#define CONFIG_USB_XHCI_DWC3
224#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
225#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
226#define CONFIG_CMD_USB
227#define CONFIG_USB_STORAGE
228#endif
Sumit Garga52ff332017-03-30 09:53:13 +0530229#endif
jerry.huang@nxp.com97205ee2016-11-15 10:47:52 +0800230
Mingkai Hudd029362016-09-07 18:47:28 +0800231/* SATA */
Sumit Garga52ff332017-03-30 09:53:13 +0530232#ifndef SPL_NO_SATA
Mingkai Hudd029362016-09-07 18:47:28 +0800233#define CONFIG_LIBATA
234#define CONFIG_SCSI_AHCI
235#define CONFIG_SCSI_AHCI_PLAT
Mingkai Hudd029362016-09-07 18:47:28 +0800236
237#define CONFIG_SYS_SATA AHCI_BASE_ADDR
238
239#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
240#define CONFIG_SYS_SCSI_MAX_LUN 1
241#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
242 CONFIG_SYS_SCSI_MAX_LUN)
Sumit Garga52ff332017-03-30 09:53:13 +0530243#endif
Prabhakar Kushwaha9e0bb4c2016-12-26 12:15:08 +0530244
Sumit Garga52ff332017-03-30 09:53:13 +0530245#ifndef SPL_NO_MISC
Mingkai Hudd029362016-09-07 18:47:28 +0800246#define CONFIG_BOOTCOMMAND "sf probe 0:0;sf read $kernel_load" \
247 "$kernel_start $kernel_size;" \
248 "bootm $kernel_load"
249
250#define MTDPARTS_DEFAULT "mtdparts=1550000.quadspi:1m(rcw)," \
251 "15m(u-boot),48m(kernel.itb);" \
252 "7e800000.flash:16m(nand_uboot)," \
253 "48m(nand_kernel),448m(nand_free)"
Sumit Garga52ff332017-03-30 09:53:13 +0530254#endif
Mingkai Hudd029362016-09-07 18:47:28 +0800255
Vinitha Pillai-B57223f7244f22017-03-23 13:48:18 +0530256#include <asm/fsl_secure_boot.h>
257
Mingkai Hudd029362016-09-07 18:47:28 +0800258#endif /* __LS1046ARDB_H__ */