wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2000 |
| 3 | * Murray Jensen <Murray.Jensen@cmst.csiro.au> |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | /* |
| 25 | * Config header file for Cogent platform using an MPC8xx CPU module |
| 26 | */ |
| 27 | |
| 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
| 31 | /* |
| 32 | * High Level Configuration Options |
| 33 | * (easy to change) |
| 34 | */ |
| 35 | |
| 36 | #define CONFIG_MPC860 1 /* This is an MPC860 CPU */ |
| 37 | #define CONFIG_COGENT 1 /* using Cogent Modular Architecture */ |
| 38 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 39 | #define CONFIG_SYS_TEXT_BASE 0xfff00000 |
| 40 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 41 | #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */ |
Peter Tyser | 3a8f28d | 2009-09-16 22:03:07 -0500 | [diff] [blame] | 42 | #define CONFIG_MISC_INIT_R /* Use misc_init_r() */ |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 43 | |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 44 | /* Cogent Modular Architecture options */ |
| 45 | #define CONFIG_CMA286_60_OLD 1 /* ...on an old CMA286-60 CPU module */ |
| 46 | #define CONFIG_CMA102 1 /* ...on a CMA102 motherboard */ |
| 47 | #define CONFIG_CMA302 1 /* ...with a CMA302 flash I/O module */ |
| 48 | |
| 49 | /* serial console configuration */ |
| 50 | #undef CONFIG_8xx_CONS_SMC1 |
| 51 | #undef CONFIG_8xx_CONS_SMC2 |
| 52 | #define CONFIG_8xx_CONS_NONE /* not on 8xx serial ports (eg on cogent m/b) */ |
| 53 | |
| 54 | #if defined(CONFIG_CMA286_60_OLD) |
| 55 | #define CONFIG_8xx_GCLK_FREQ 33333000 /* define if cant use get_gclk_freq */ |
| 56 | #endif |
| 57 | |
| 58 | #define CONFIG_BAUDRATE 230400 |
| 59 | |
| 60 | #define CONFIG_HARD_I2C /* I2C with hardware support */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 61 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 62 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 63 | |
| 64 | |
Jon Loeliger | 37e4f24 | 2007-07-04 22:31:56 -0500 | [diff] [blame] | 65 | /* |
Jon Loeliger | 80ff4f9 | 2007-07-10 09:29:01 -0500 | [diff] [blame] | 66 | * BOOTP options |
| 67 | */ |
| 68 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 69 | #define CONFIG_BOOTP_BOOTPATH |
| 70 | #define CONFIG_BOOTP_GATEWAY |
| 71 | #define CONFIG_BOOTP_HOSTNAME |
| 72 | |
| 73 | |
| 74 | /* |
Jon Loeliger | 37e4f24 | 2007-07-04 22:31:56 -0500 | [diff] [blame] | 75 | * Command line configuration. |
| 76 | */ |
| 77 | #include <config_cmd_default.h> |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 78 | |
Jon Loeliger | 37e4f24 | 2007-07-04 22:31:56 -0500 | [diff] [blame] | 79 | #define CONFIG_CMD_KGDB |
| 80 | #define CONFIG_CMD_I2C |
| 81 | |
| 82 | #undef CONFIG_CMD_NET |
| 83 | |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 84 | |
| 85 | #if 0 |
| 86 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ |
| 87 | #else |
| 88 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 89 | #endif |
| 90 | #define CONFIG_BOOTCOMMAND "bootm 04080000 04200000" /* autoboot command*/ |
| 91 | |
| 92 | #define CONFIG_BOOTARGS "root=/dev/ram rw" |
| 93 | |
Jon Loeliger | 37e4f24 | 2007-07-04 22:31:56 -0500 | [diff] [blame] | 94 | #if defined(CONFIG_CMD_KGDB) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 95 | #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */ |
| 96 | #undef CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */ |
| 97 | #define CONFIG_KGDB_NONE /* define if kgdb on something else */ |
| 98 | #define CONFIG_KGDB_INDEX 2 /* which SMC/SCC channel for kgdb */ |
| 99 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
| 100 | #endif |
| 101 | |
| 102 | #define CONFIG_WATCHDOG /* turn on platform specific watchdog */ |
| 103 | |
| 104 | /* |
| 105 | * Miscellaneous configurable options |
| 106 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 107 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 108 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | 37e4f24 | 2007-07-04 22:31:56 -0500 | [diff] [blame] | 109 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 110 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 111 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 112 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 113 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 114 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 115 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 116 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 117 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */ |
| 119 | #define CONFIG_SYS_MEMTEST_END 0x01c00000 /* 4 ... 28 MB in DRAM */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 120 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 122 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 124 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 125 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 126 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 127 | #define CONFIG_SYS_ALLOC_DPRAM |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 128 | |
| 129 | /* |
| 130 | * Low Level Configuration Settings |
| 131 | * (address mappings, register initial values, etc.) |
| 132 | * You should know what you are doing if you make changes here. |
| 133 | */ |
| 134 | |
| 135 | /*----------------------------------------------------------------------- |
| 136 | * Low Level Cogent settings |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 137 | * if CONFIG_SYS_CMA_CONS_SERIAL is defined, make sure the 8xx CPM serial is not. |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 138 | * also, make sure CONFIG_CONS_INDEX is still defined - the index will be |
| 139 | * 1 for serialA, 2 for serialB, 3 for ser2A, 4 for ser2B |
| 140 | * (second 2 for CMA120 only) |
| 141 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 142 | #define CONFIG_SYS_CMA_MB_BASE 0x00000000 /* base of m/b address space */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 143 | |
| 144 | #include <configs/cogent_common.h> |
| 145 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 146 | #define CONFIG_SYS_CMA_CONS_SERIAL /* use Cogent motherboard serial for console */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 147 | #define CONFIG_CONS_INDEX 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 148 | #define CONFIG_SYS_CMA_LCD_HEARTBEAT /* define for sec rotator in lcd corner */ |
wdenk | a8c7c70 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 149 | #define CONFIG_SHOW_ACTIVITY |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 150 | #if (CMA_MB_CAPS & CMA_MB_CAP_FLASH) |
| 151 | /* |
| 152 | * flash exists on the motherboard |
| 153 | * set these four according to TOP dipsw: |
| 154 | * TOP on => ..._FLLOW_... (boot EPROM space is high so FLASH is low ) |
| 155 | * TOP off => ..._FLHIGH_... (boot EPROM space is low so FLASH is high) |
| 156 | */ |
| 157 | #define CMA_MB_FLASH_EXEC_BASE CMA_MB_FLLOW_EXEC_BASE |
| 158 | #define CMA_MB_FLASH_EXEC_SIZE CMA_MB_FLLOW_EXEC_SIZE |
| 159 | #define CMA_MB_FLASH_RDWR_BASE CMA_MB_FLLOW_RDWR_BASE |
| 160 | #define CMA_MB_FLASH_RDWR_SIZE CMA_MB_FLLOW_RDWR_SIZE |
| 161 | #endif |
| 162 | #define CMA_MB_FLASH_BASE CMA_MB_FLASH_EXEC_BASE |
| 163 | #define CMA_MB_FLASH_SIZE CMA_MB_FLASH_EXEC_SIZE |
| 164 | |
| 165 | /*----------------------------------------------------------------------- |
| 166 | * Internal Memory Mapped Register |
| 167 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 168 | #define CONFIG_SYS_IMMR 0xFF000000 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 169 | |
| 170 | /*----------------------------------------------------------------------- |
| 171 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 172 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 173 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 174 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 175 | #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 178 | |
| 179 | /*----------------------------------------------------------------------- |
| 180 | * Start addresses for the final memory configuration |
| 181 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 182 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 183 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 184 | #define CONFIG_SYS_SDRAM_BASE CMA_MB_RAM_BASE |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 185 | #ifdef CONFIG_CMA302 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_FLASH_BASE CMA_MB_SLOT2_BASE /* cma302 in slot 2 */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 187 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 188 | #define CONFIG_SYS_FLASH_BASE CMA_MB_FLASH_BASE /* flash on m/b */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 189 | #endif |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 191 | #define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */ |
| 192 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 193 | |
| 194 | /* |
| 195 | * For booting Linux, the board info and command line data |
| 196 | * have to be in the first 8 MB of memory, since this is |
| 197 | * the maximum mapped by the Linux kernel during initialization. |
| 198 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 199 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 200 | /*----------------------------------------------------------------------- |
| 201 | * FLASH organization |
| 202 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
| 204 | #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 205 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 206 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 207 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 208 | |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 209 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 210 | #define CONFIG_ENV_ADDR CONFIG_SYS_FLASH_BASE /* Addr of Environment Sector */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 211 | #ifdef CONFIG_CMA302 |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 212 | #define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */ |
| 213 | #define CONFIG_ENV_SECT_SIZE (512*1024) /* see README - env sect real size */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 214 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 215 | #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 216 | #endif |
| 217 | /*----------------------------------------------------------------------- |
| 218 | * Cache Configuration |
| 219 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 220 | #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */ |
Jon Loeliger | 37e4f24 | 2007-07-04 22:31:56 -0500 | [diff] [blame] | 221 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 222 | #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 223 | #endif |
| 224 | |
| 225 | |
| 226 | /*----------------------------------------------------------------------- |
| 227 | * SYPCR - System Protection Control 11-9 |
| 228 | * SYPCR can only be written once after reset! |
| 229 | *----------------------------------------------------------------------- |
| 230 | * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze |
| 231 | */ |
| 232 | #if defined(CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 233 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 234 | SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP) |
| 235 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 236 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 237 | #endif /* CONFIG_WATCHDOG */ |
| 238 | |
| 239 | /*----------------------------------------------------------------------- |
| 240 | * SIUMCR - SIU Module Configuration 11-6 |
| 241 | *----------------------------------------------------------------------- |
| 242 | * PCMCIA config., multi-function pin tri-state |
| 243 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 244 | #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 245 | |
| 246 | /*----------------------------------------------------------------------- |
| 247 | * TBSCR - Time Base Status and Control 11-26 |
| 248 | *----------------------------------------------------------------------- |
| 249 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 250 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 251 | #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 252 | |
| 253 | /*----------------------------------------------------------------------- |
| 254 | * PISCR - Periodic Interrupt Status and Control 11-31 |
| 255 | *----------------------------------------------------------------------- |
| 256 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 257 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 258 | #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 259 | |
| 260 | /*----------------------------------------------------------------------- |
| 261 | * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30 |
| 262 | *----------------------------------------------------------------------- |
| 263 | * Reset PLL lock status sticky bit, timer expired status bit and timer |
| 264 | * interrupt status bit - leave PLL multiplication factor unchanged ! |
| 265 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 266 | #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 267 | |
| 268 | /*----------------------------------------------------------------------- |
| 269 | * SCCR - System Clock and reset Control Register 15-27 |
| 270 | *----------------------------------------------------------------------- |
| 271 | * Set clock output, timebase and RTC source and divider, |
| 272 | * power management and some other internal clocks |
| 273 | */ |
| 274 | #define SCCR_MASK SCCR_EBDF11 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 275 | #define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \ |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 276 | SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \ |
| 277 | SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \ |
| 278 | SCCR_DFALCD00) |
| 279 | |
| 280 | /*----------------------------------------------------------------------- |
| 281 | * PCMCIA stuff |
| 282 | *----------------------------------------------------------------------- |
| 283 | * |
| 284 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 285 | #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000) |
| 286 | #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 ) |
| 287 | #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000) |
| 288 | #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 ) |
| 289 | #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000) |
| 290 | #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 ) |
| 291 | #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000) |
| 292 | #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 ) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 293 | |
| 294 | /*----------------------------------------------------------------------- |
| 295 | * |
| 296 | *----------------------------------------------------------------------- |
| 297 | * |
| 298 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 299 | /*#define CONFIG_SYS_DER 0x2002000F*/ |
| 300 | #define CONFIG_SYS_DER 0 |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 301 | |
| 302 | #if defined(CONFIG_CMA286_60_OLD) |
| 303 | |
| 304 | /* |
| 305 | * Init Memory Controller: |
| 306 | * |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 307 | * NOTE: although the names (CONFIG_SYS_xRn_PRELIM) suggest preliminary settings, |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 308 | * they are actually the final settings for this cpu/board, because the |
| 309 | * flash and RAM are on the motherboard, accessed via the CMAbus, and the |
| 310 | * mappings are pretty much fixed. |
| 311 | * |
| 312 | * (the *_SIZE vars must be a power of 2) |
| 313 | */ |
| 314 | |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 315 | #define CONFIG_SYS_CMA_CS0_BASE CONFIG_SYS_TEXT_BASE /* EPROM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 316 | #define CONFIG_SYS_CMA_CS0_SIZE (1 << 20) |
| 317 | #define CONFIG_SYS_CMA_CS1_BASE CMA_MB_RAM_BASE /* RAM + I/O SLOT 1 */ |
| 318 | #define CONFIG_SYS_CMA_CS1_SIZE (64 << 20) |
| 319 | #define CONFIG_SYS_CMA_CS2_BASE CMA_MB_SLOT2_BASE /* I/O SLOTS 2 + 3 */ |
| 320 | #define CONFIG_SYS_CMA_CS2_SIZE (64 << 20) |
| 321 | #define CONFIG_SYS_CMA_CS3_BASE CMA_MB_ROMLOW_BASE /* M/B I/O */ |
| 322 | #define CONFIG_SYS_CMA_CS3_SIZE (32 << 20) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 323 | |
| 324 | /* |
| 325 | * CS0 maps the EPROM on the cpu module |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 326 | * Set it for 4 wait states, address CONFIG_SYS_MONITOR_BASE and size 1M |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 327 | * |
| 328 | * Note: We must have already transferred control to the final location |
| 329 | * of the EPROM before these are used, because when BR0/OR0 are set, the |
| 330 | * mirror of the eprom at any other addresses will disappear. |
| 331 | */ |
| 332 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 333 | /* base address = CONFIG_SYS_CMA_CS0_BASE, 16-bit, no parity, r/o, gpcm */ |
| 334 | #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_CMA_CS0_BASE&BR_BA_MSK)|BR_PS_16|BR_WP|BR_V) |
| 335 | /* mask size CONFIG_SYS_CMA_CS0_SIZE, CS time normal, burst inhibit, 4-wait states */ |
| 336 | #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_CMA_CS0_SIZE-1)&OR_AM_MSK)|OR_BI|OR_SCY_4_CLK) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 337 | |
| 338 | /* |
| 339 | * CS1 maps motherboard DRAM and motherboard I/O slot 1 |
| 340 | * (each 32Mbyte in size) |
| 341 | */ |
| 342 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 343 | /* base address = CONFIG_SYS_CMA_CS1_BASE, 32-bit, no parity, r/w, gpcm */ |
| 344 | #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_CMA_CS1_BASE&BR_BA_MSK)|BR_V) |
| 345 | /* mask size CONFIG_SYS_CMA_CS1_SIZE, CS time normal, burst ok, ext xfer ack */ |
| 346 | #define CONFIG_SYS_OR1_PRELIM ((~(CONFIG_SYS_CMA_CS1_SIZE-1)&OR_AM_MSK)|OR_SETA) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 347 | |
| 348 | /* |
| 349 | * CS2 maps motherboard I/O slots 2 and 3 |
| 350 | * (each 32Mbyte in size) |
| 351 | */ |
| 352 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 353 | /* base address = CONFIG_SYS_CMA_CS2_BASE, 32-bit, no parity, r/w, gpcm */ |
| 354 | #define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_CMA_CS2_BASE&BR_BA_MSK)|BR_V) |
| 355 | /* mask size CONFIG_SYS_CMA_CS2_SIZE, CS time normal, burst ok, ext xfer ack */ |
| 356 | #define CONFIG_SYS_OR2_PRELIM ((~(CONFIG_SYS_CMA_CS2_SIZE-1)&OR_AM_MSK)|OR_SETA) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 357 | |
| 358 | /* |
| 359 | * CS3 maps motherboard I/O |
| 360 | * (32Mbyte in size) |
| 361 | */ |
| 362 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 363 | /* base address = CONFIG_SYS_CMA_CS3_BASE, 32-bit, no parity, r/w, gpcm */ |
| 364 | #define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_CMA_CS3_BASE&BR_BA_MSK)|BR_V) |
| 365 | /* mask size CONFIG_SYS_CMA_CS3_SIZE, CS time normal, burst inhibit, ext xfer ack */ |
| 366 | #define CONFIG_SYS_OR3_PRELIM ((~(CONFIG_SYS_CMA_CS3_SIZE-1)&OR_AM_MSK)|OR_BI|OR_SETA) |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 367 | |
| 368 | #endif |
wdenk | 0f8c976 | 2002-08-19 11:57:05 +0000 | [diff] [blame] | 369 | #endif /* __CONFIG_H */ |