blob: b2f060b2ddbfa8a3f05e61c2bbdcf86f94b03c15 [file] [log] [blame]
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +02001/*
2 * (C) Copyright 2004-2008
3 * Texas Instruments, <www.ti.com>
4 *
5 * Author :
6 * Sunil Kumar <sunilsaini05@gmail.com>
7 * Shashi Ranjan <shashiranjanmca05@gmail.com>
8 *
9 * (C) Copyright 2009
10 * Frederik Kriewitz <frederik@kriewitz.eu>
11 *
12 * Derived from Beagle Board and 3430 SDP code by
13 * Richard Woodruff <r-woodruff2@ti.com>
14 * Syed Mohammed Khasim <khasim@ti.com>
15 *
16 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020017 * SPDX-License-Identifier: GPL-2.0+
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +020018 */
19#include <common.h>
Anthoine Bourgeoisa91ef4a2015-01-02 00:35:43 +010020#include <dm.h>
21#include <ns16550.h>
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +020022#include <twl4030.h>
23#include <asm/io.h>
Tom Rinif4085012011-09-03 21:52:45 -040024#include <asm/arch/mmc_host_def.h>
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +020025#include <asm/arch/mux.h>
26#include <asm/arch/sys_proto.h>
27#include <asm/arch/mem.h>
28#include <asm/mach-types.h>
29#include "devkit8000.h"
Simon Schwarz2d52a9a2012-03-15 04:01:40 +000030#include <asm/gpio.h>
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +020031#ifdef CONFIG_DRIVER_DM9000
32#include <net.h>
33#include <netdev.h>
34#endif
35
36DECLARE_GLOBAL_DATA_PTR;
37
Thomas Weber13b178e2011-12-13 05:54:17 +000038static u32 gpmc_net_config[GPMC_MAX_REG] = {
39 NET_GPMC_CONFIG1,
40 NET_GPMC_CONFIG2,
41 NET_GPMC_CONFIG3,
42 NET_GPMC_CONFIG4,
43 NET_GPMC_CONFIG5,
44 NET_GPMC_CONFIG6,
45 0
46};
47
Anthoine Bourgeoisa91ef4a2015-01-02 00:35:43 +010048static const struct ns16550_platdata devkit8000_serial = {
Adam Ford2f6ed3b2016-03-07 21:08:49 -060049 .base = OMAP34XX_UART3,
50 .reg_shift = 2,
Heiko Schocher17fa0322017-01-18 08:05:49 +010051 .clock = V_NS16550_CLK,
52 .fcr = UART_FCR_DEFVAL,
Anthoine Bourgeoisa91ef4a2015-01-02 00:35:43 +010053};
54
55U_BOOT_DEVICE(devkit8000_uart) = {
Thomas Chouc7b96862015-11-19 21:48:12 +080056 "ns16550_serial",
Anthoine Bourgeoisa91ef4a2015-01-02 00:35:43 +010057 &devkit8000_serial
58};
59
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +020060/*
61 * Routine: board_init
62 * Description: Early hardware init.
63 */
64int board_init(void)
65{
66 gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
67 /* board id for Linux */
68 gd->bd->bi_arch_number = MACH_TYPE_DEVKIT8000;
69 /* boot param addr */
70 gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
71
72 return 0;
73}
74
Simon Schwarz9e70c082012-03-15 04:01:37 +000075/* Configure GPMC registers for DM9000 */
76static void gpmc_dm9000_config(void)
77{
78 enable_gpmc_cs_config(gpmc_net_config, &gpmc_cfg->cs[6],
79 CONFIG_DM9000_BASE, GPMC_SIZE_16M);
80}
81
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +020082/*
83 * Routine: misc_init_r
84 * Description: Configure board specific parts
85 */
86int misc_init_r(void)
87{
88 struct ctrl_id *id_base = (struct ctrl_id *)OMAP34XX_ID_L4_IO_BASE;
89#ifdef CONFIG_DRIVER_DM9000
90 uchar enetaddr[6];
91 u32 die_id_0;
92#endif
93
94 twl4030_power_init();
95#ifdef CONFIG_TWL4030_LED
Grazvydas Ignotasead39d72009-12-10 17:10:21 +020096 twl4030_led_init(TWL4030_LED_LEDEN_LEDAON | TWL4030_LED_LEDEN_LEDBON);
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +020097#endif
98
99#ifdef CONFIG_DRIVER_DM9000
100 /* Configure GPMC registers for DM9000 */
Thomas Weber13b178e2011-12-13 05:54:17 +0000101 enable_gpmc_cs_config(gpmc_net_config, &gpmc_cfg->cs[6],
102 CONFIG_DM9000_BASE, GPMC_SIZE_16M);
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +0200103
104 /* Use OMAP DIE_ID as MAC address */
105 if (!eth_getenv_enetaddr("ethaddr", enetaddr)) {
106 printf("ethaddr not set, using Die ID\n");
107 die_id_0 = readl(&id_base->die_id_0);
108 enetaddr[0] = 0x02; /* locally administered */
109 enetaddr[1] = readl(&id_base->die_id_1) & 0xff;
110 enetaddr[2] = (die_id_0 & 0xff000000) >> 24;
111 enetaddr[3] = (die_id_0 & 0x00ff0000) >> 16;
112 enetaddr[4] = (die_id_0 & 0x0000ff00) >> 8;
113 enetaddr[5] = (die_id_0 & 0x000000ff);
114 eth_setenv_enetaddr("ethaddr", enetaddr);
115 }
116#endif
117
Paul Kocialkowski679f82c2015-08-27 19:37:13 +0200118 omap_die_id_display();
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +0200119
120 return 0;
121}
122
123/*
124 * Routine: set_muxconf_regs
125 * Description: Setting up the configuration Mux registers specific to the
126 * hardware. Many pins need to be moved from protect to primary
127 * mode.
128 */
129void set_muxconf_regs(void)
130{
131 MUX_DEVKIT8000();
132}
133
Simon Schwarzc9f3cf12011-09-30 00:41:33 +0000134#if defined(CONFIG_GENERIC_MMC) && !defined(CONFIG_SPL_BUILD)
Tom Rinif4085012011-09-03 21:52:45 -0400135int board_mmc_init(bd_t *bis)
136{
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000137 return omap_mmc_init(0, 0, 0, -1, -1);
Tom Rinif4085012011-09-03 21:52:45 -0400138}
139#endif
140
Paul Kocialkowskiaac54502014-11-08 20:55:47 +0100141#if defined(CONFIG_GENERIC_MMC)
142void board_mmc_power_init(void)
143{
144 twl4030_power_mmc_init(0);
145}
146#endif
147
Simon Schwarz3f6a4922011-09-14 15:32:17 -0400148#if defined(CONFIG_DRIVER_DM9000) & !defined(CONFIG_SPL_BUILD)
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +0200149/*
150 * Routine: board_eth_init
151 * Description: Setting up the Ethernet hardware.
152 */
153int board_eth_init(bd_t *bis)
154{
155 return dm9000_initialize(bis);
156}
157#endif
Tom Rini9ae0d552011-11-18 12:48:06 +0000158
Simon Schwarz9e70c082012-03-15 04:01:37 +0000159#ifdef CONFIG_SPL_OS_BOOT
160/*
Robert P. J. Dayfc0b5942016-09-07 14:27:59 -0400161 * Do board specific preparation before SPL
Simon Schwarz9e70c082012-03-15 04:01:37 +0000162 * Linux boot
163 */
164void spl_board_prepare_for_linux(void)
165{
166 gpmc_dm9000_config();
167}
168
Simon Schwarz2d52a9a2012-03-15 04:01:40 +0000169/*
170 * devkit8000 specific implementation of spl_start_uboot()
171 *
172 * RETURN
173 * 0 if the button is not pressed
174 * 1 if the button is pressed
175 */
176int spl_start_uboot(void)
177{
178 int val = 0;
Stefano Babic30372962013-02-23 00:53:26 +0000179 if (!gpio_request(SPL_OS_BOOT_KEY, "U-Boot key")) {
180 gpio_direction_input(SPL_OS_BOOT_KEY);
181 val = gpio_get_value(SPL_OS_BOOT_KEY);
182 gpio_free(SPL_OS_BOOT_KEY);
Simon Schwarz2d52a9a2012-03-15 04:01:40 +0000183 }
184 return !val;
185}
Simon Schwarz9e70c082012-03-15 04:01:37 +0000186#endif
187
Tom Rini9ae0d552011-11-18 12:48:06 +0000188/*
189 * Routine: get_board_mem_timings
190 * Description: If we use SPL then there is no x-loader nor config header
191 * so we have to setup the DDR timings ourself on the first bank. This
192 * provides the timing values back to the function that configures
193 * the memory. We have either one or two banks of 128MB DDR.
194 */
Peter Barada8c4445d2012-11-13 07:40:28 +0000195void get_board_mem_timings(struct board_sdrc_timings *timings)
Tom Rini9ae0d552011-11-18 12:48:06 +0000196{
197 /* General SDRC config */
Peter Barada8c4445d2012-11-13 07:40:28 +0000198 timings->mcfg = MICRON_V_MCFG_165(128 << 20);
199 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
Tom Rini9ae0d552011-11-18 12:48:06 +0000200
201 /* AC timings */
Peter Barada8c4445d2012-11-13 07:40:28 +0000202 timings->ctrla = MICRON_V_ACTIMA_165;
203 timings->ctrlb = MICRON_V_ACTIMB_165;
Tom Rini9ae0d552011-11-18 12:48:06 +0000204
Peter Barada8c4445d2012-11-13 07:40:28 +0000205 timings->mr = MICRON_V_MR_165;
Tom Rini9ae0d552011-11-18 12:48:06 +0000206}