blob: 3cf8d97b418a0cc74ff1754d53077c6cae80e27c [file] [log] [blame]
wdenk03f5c552004-10-10 21:21:55 +00001/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06002 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk03f5c552004-10-10 21:21:55 +00003 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
wdenk03f5c552004-10-10 21:21:55 +00005 */
6
7/*
8 * mpc8555cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
wdenk03f5c552004-10-10 21:21:55 +000013#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
17#define CONFIG_BOOKE 1 /* BOOKE */
18#define CONFIG_E500 1 /* BOOKE e500 family */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050019#define CONFIG_CPM2 1 /* has CPM2 */
wdenk03f5c552004-10-10 21:21:55 +000020
Wolfgang Denk2ae18242010-10-06 09:05:45 +020021#define CONFIG_SYS_TEXT_BASE 0xfff80000
22
Gabor Juhos842033e2013-05-30 07:06:12 +000023#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala0151cba2008-10-21 11:33:58 -050024#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020025#define CONFIG_TSEC_ENET /* tsec ethernet support */
wdenk03f5c552004-10-10 21:21:55 +000026#define CONFIG_ENV_OVERWRITE
Kumar Gala2cfaa1a2008-01-16 01:45:10 -060027#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
wdenk03f5c552004-10-10 21:21:55 +000028
Jon Loeliger25eedb22008-03-19 15:02:07 -050029#define CONFIG_FSL_VIA
Timur Tabie8d18542008-07-18 16:52:23 +020030
wdenk03f5c552004-10-10 21:21:55 +000031#ifndef __ASSEMBLY__
32extern unsigned long get_clock_freq(void);
33#endif
34#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
35
36/*
37 * These can be toggled for performance analysis, otherwise use default.
38 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020039#define CONFIG_L2_CACHE /* toggle L2 cache */
wdenk03f5c552004-10-10 21:21:55 +000040#define CONFIG_BTB /* toggle branch predition */
wdenk03f5c552004-10-10 21:21:55 +000041
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
43#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk03f5c552004-10-10 21:21:55 +000044
Timur Tabie46fedf2011-08-04 18:03:41 -050045#define CONFIG_SYS_CCSRBAR 0xe0000000
46#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk03f5c552004-10-10 21:21:55 +000047
Jon Loeliger2b40edb2008-03-18 11:12:42 -050048/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -070049#define CONFIG_SYS_FSL_DDR1
Jon Loeliger2b40edb2008-03-18 11:12:42 -050050#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
51#define CONFIG_DDR_SPD
52#undef CONFIG_FSL_DDR_INTERACTIVE
53
54#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
55
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
57#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk03f5c552004-10-10 21:21:55 +000058
Jon Loeliger2b40edb2008-03-18 11:12:42 -050059#define CONFIG_NUM_DDR_CONTROLLERS 1
60#define CONFIG_DIMM_SLOTS_PER_CTLR 1
61#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk03f5c552004-10-10 21:21:55 +000062
Jon Loeliger2b40edb2008-03-18 11:12:42 -050063/* I2C addresses of SPD EEPROMs */
64#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
65
66/* Make sure required options are set */
wdenk03f5c552004-10-10 21:21:55 +000067#ifndef CONFIG_SPD_EEPROM
68#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
69#endif
70
Jon Loeliger7202d432005-07-25 11:13:26 -050071#undef CONFIG_CLOCKS_IN_MHZ
72
wdenk03f5c552004-10-10 21:21:55 +000073/*
Jon Loeliger7202d432005-07-25 11:13:26 -050074 * Local Bus Definitions
wdenk03f5c552004-10-10 21:21:55 +000075 */
Jon Loeliger7202d432005-07-25 11:13:26 -050076
77/*
78 * FLASH on the Local Bus
79 * Two banks, 8M each, using the CFI driver.
80 * Boot from BR0/OR0 bank at 0xff00_0000
81 * Alternate BR1/OR1 bank at 0xff80_0000
82 *
83 * BR0, BR1:
84 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
85 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
86 * Port Size = 16 bits = BRx[19:20] = 10
87 * Use GPCM = BRx[24:26] = 000
88 * Valid = BRx[31] = 1
89 *
90 * 0 4 8 12 16 20 24 28
91 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
92 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
93 *
94 * OR0, OR1:
95 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
96 * Reserved ORx[17:18] = 11, confusion here?
97 * CSNT = ORx[20] = 1
98 * ACS = half cycle delay = ORx[21:22] = 11
99 * SCY = 6 = ORx[24:27] = 0110
100 * TRLX = use relaxed timing = ORx[29] = 1
101 * EAD = use external address latch delay = OR[31] = 1
102 *
103 * 0 4 8 12 16 20 24 28
104 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
105 */
106
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
wdenk03f5c552004-10-10 21:21:55 +0000108
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_BR0_PRELIM 0xff801001
110#define CONFIG_SYS_BR1_PRELIM 0xff001001
wdenk03f5c552004-10-10 21:21:55 +0000111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_OR0_PRELIM 0xff806e65
113#define CONFIG_SYS_OR1_PRELIM 0xff806e65
wdenk03f5c552004-10-10 21:21:55 +0000114
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
116#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
117#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
118#undef CONFIG_SYS_FLASH_CHECKSUM
119#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
120#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk03f5c552004-10-10 21:21:55 +0000121
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200122#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk03f5c552004-10-10 21:21:55 +0000123
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200124#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_FLASH_CFI
126#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk03f5c552004-10-10 21:21:55 +0000127
wdenk03f5c552004-10-10 21:21:55 +0000128/*
Jon Loeliger7202d432005-07-25 11:13:26 -0500129 * SDRAM on the Local Bus
wdenk03f5c552004-10-10 21:21:55 +0000130 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
132#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk03f5c552004-10-10 21:21:55 +0000133
134/*
135 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk03f5c552004-10-10 21:21:55 +0000137 *
138 * For BR2, need:
139 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
140 * port-size = 32-bits = BR2[19:20] = 11
141 * no parity checking = BR2[21:22] = 00
142 * SDRAM for MSEL = BR2[24:26] = 011
143 * Valid = BR[31] = 1
144 *
145 * 0 4 8 12 16 20 24 28
146 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
147 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk03f5c552004-10-10 21:21:55 +0000149 * FIXME: the top 17 bits of BR2.
150 */
151
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk03f5c552004-10-10 21:21:55 +0000153
154/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk03f5c552004-10-10 21:21:55 +0000156 *
157 * For OR2, need:
158 * 64MB mask for AM, OR2[0:7] = 1111 1100
159 * XAM, OR2[17:18] = 11
160 * 9 columns OR2[19-21] = 010
161 * 13 rows OR2[23-25] = 100
162 * EAD set for extra time OR[31] = 1
163 *
164 * 0 4 8 12 16 20 24 28
165 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
166 */
167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk03f5c552004-10-10 21:21:55 +0000169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
171#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
172#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
173#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
wdenk03f5c552004-10-10 21:21:55 +0000174
175/*
wdenk03f5c552004-10-10 21:21:55 +0000176 * Common settings for all Local Bus SDRAM commands.
177 * At run time, either BSMA1516 (for CPU 1.1)
178 * or BSMA1617 (for CPU 1.0) (old)
179 * is OR'ed in too.
180 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500181#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
182 | LSDMR_PRETOACT7 \
183 | LSDMR_ACTTORW7 \
184 | LSDMR_BL8 \
185 | LSDMR_WRC4 \
186 | LSDMR_CL3 \
187 | LSDMR_RFEN \
wdenk03f5c552004-10-10 21:21:55 +0000188 )
189
190/*
191 * The CADMUS registers are connected to CS3 on CDS.
192 * The new memory map places CADMUS at 0xf8000000.
193 *
194 * For BR3, need:
195 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
196 * port-size = 8-bits = BR[19:20] = 01
197 * no parity checking = BR[21:22] = 00
198 * GPMC for MSEL = BR[24:26] = 000
199 * Valid = BR[31] = 1
200 *
201 * 0 4 8 12 16 20 24 28
202 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
203 *
204 * For OR3, need:
205 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
206 * disable buffer ctrl OR[19] = 0
207 * CSNT OR[20] = 1
208 * ACS OR[21:22] = 11
209 * XACS OR[23] = 1
210 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
211 * SETA OR[28] = 0
212 * TRLX OR[29] = 1
213 * EHTR OR[30] = 1
214 * EAD extra time OR[31] = 1
215 *
216 * 0 4 8 12 16 20 24 28
217 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
218 */
219
Jon Loeliger25eedb22008-03-19 15:02:07 -0500220#define CONFIG_FSL_CADMUS
221
wdenk03f5c552004-10-10 21:21:55 +0000222#define CADMUS_BASE_ADDR 0xf8000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_BR3_PRELIM 0xf8000801
224#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
wdenk03f5c552004-10-10 21:21:55 +0000225
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_INIT_RAM_LOCK 1
227#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200228#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk03f5c552004-10-10 21:21:55 +0000229
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200230#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk03f5c552004-10-10 21:21:55 +0000232
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
234#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk03f5c552004-10-10 21:21:55 +0000235
236/* Serial Port */
237#define CONFIG_CONS_INDEX 2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_NS16550_SERIAL
239#define CONFIG_SYS_NS16550_REG_SIZE 1
240#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk03f5c552004-10-10 21:21:55 +0000241
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk03f5c552004-10-10 21:21:55 +0000243 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
244
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
246#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk03f5c552004-10-10 21:21:55 +0000247
Jon Loeliger20476722006-10-20 15:50:15 -0500248/*
249 * I2C
250 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200251#define CONFIG_SYS_I2C
252#define CONFIG_SYS_I2C_FSL
253#define CONFIG_SYS_FSL_I2C_SPEED 400000
254#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
255#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
256#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk03f5c552004-10-10 21:21:55 +0000257
Timur Tabie8d18542008-07-18 16:52:23 +0200258/* EEPROM */
259#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_I2C_EEPROM_CCID
261#define CONFIG_SYS_ID_EEPROM
262#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
263#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabie8d18542008-07-18 16:52:23 +0200264
wdenk03f5c552004-10-10 21:21:55 +0000265/*
266 * General PCI
267 * Addresses are mapped 1-1.
268 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600269#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600270#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600271#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600273#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600274#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
276#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
wdenk03f5c552004-10-10 21:21:55 +0000277
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600278#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600279#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600280#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600282#define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600283#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
285#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
wdenk03f5c552004-10-10 21:21:55 +0000286
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700287#ifdef CONFIG_LEGACY
288#define BRIDGE_ID 17
289#define VIA_ID 2
290#else
291#define BRIDGE_ID 28
292#define VIA_ID 4
293#endif
wdenk03f5c552004-10-10 21:21:55 +0000294
295#if defined(CONFIG_PCI)
296
Matthew McClintockbf1dfff2006-06-28 10:46:13 -0500297#define CONFIG_MPC85XX_PCI2
wdenk03f5c552004-10-10 21:21:55 +0000298
299#undef CONFIG_EEPRO100
300#undef CONFIG_TULIP
301
Matthew McClintockbf1dfff2006-06-28 10:46:13 -0500302#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk03f5c552004-10-10 21:21:55 +0000304
305#endif /* CONFIG_PCI */
306
wdenk03f5c552004-10-10 21:21:55 +0000307#if defined(CONFIG_TSEC_ENET)
308
wdenk03f5c552004-10-10 21:21:55 +0000309#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500310#define CONFIG_TSEC1 1
311#define CONFIG_TSEC1_NAME "TSEC0"
312#define CONFIG_TSEC2 1
313#define CONFIG_TSEC2_NAME "TSEC1"
wdenk03f5c552004-10-10 21:21:55 +0000314#define TSEC1_PHY_ADDR 0
315#define TSEC2_PHY_ADDR 1
wdenk03f5c552004-10-10 21:21:55 +0000316#define TSEC1_PHYIDX 0
317#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500318#define TSEC1_FLAGS TSEC_GIGABIT
319#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500320
321/* Options are: TSEC[0-1] */
322#define CONFIG_ETHPRIME "TSEC0"
wdenk03f5c552004-10-10 21:21:55 +0000323
324#endif /* CONFIG_TSEC_ENET */
325
wdenk03f5c552004-10-10 21:21:55 +0000326/*
327 * Environment
328 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200329#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200331#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
332#define CONFIG_ENV_SIZE 0x2000
wdenk03f5c552004-10-10 21:21:55 +0000333
334#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk03f5c552004-10-10 21:21:55 +0000336
Jon Loeliger2835e512007-06-13 13:22:08 -0500337/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500338 * BOOTP options
339 */
340#define CONFIG_BOOTP_BOOTFILESIZE
341#define CONFIG_BOOTP_BOOTPATH
342#define CONFIG_BOOTP_GATEWAY
343#define CONFIG_BOOTP_HOSTNAME
344
Jon Loeliger659e2f62007-07-10 09:10:49 -0500345/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500346 * Command line configuration.
347 */
Kumar Gala1c9aa762008-09-22 23:40:42 -0500348#define CONFIG_CMD_IRQ
Becky Bruce199e2622010-06-17 11:37:25 -0500349#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500350
wdenk03f5c552004-10-10 21:21:55 +0000351#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500352 #define CONFIG_CMD_PCI
wdenk03f5c552004-10-10 21:21:55 +0000353#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500354
wdenk03f5c552004-10-10 21:21:55 +0000355#undef CONFIG_WATCHDOG /* watchdog disabled */
356
357/*
358 * Miscellaneous configurable options
359 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500361#define CONFIG_CMDLINE_EDITING /* Command-line editing */
362#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger2835e512007-06-13 13:22:08 -0500364#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk03f5c552004-10-10 21:21:55 +0000366#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk03f5c552004-10-10 21:21:55 +0000368#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
370#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
371#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk03f5c552004-10-10 21:21:55 +0000372
373/*
374 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500375 * have to be in the first 64 MB of memory, since this is
wdenk03f5c552004-10-10 21:21:55 +0000376 * the maximum mapped by the Linux kernel during initialization.
377 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500378#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
379#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk03f5c552004-10-10 21:21:55 +0000380
Jon Loeliger2835e512007-06-13 13:22:08 -0500381#if defined(CONFIG_CMD_KGDB)
wdenk03f5c552004-10-10 21:21:55 +0000382#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk03f5c552004-10-10 21:21:55 +0000383#endif
384
wdenk03f5c552004-10-10 21:21:55 +0000385/*
386 * Environment Configuration
387 */
wdenk03f5c552004-10-10 21:21:55 +0000388#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500389#define CONFIG_HAS_ETH0
wdenke2ffd592004-12-31 09:32:47 +0000390#define CONFIG_HAS_ETH1
wdenke2ffd592004-12-31 09:32:47 +0000391#define CONFIG_HAS_ETH2
wdenk03f5c552004-10-10 21:21:55 +0000392#endif
393
394#define CONFIG_IPADDR 192.168.1.253
395
396#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000397#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000398#define CONFIG_BOOTFILE "your.uImage"
wdenk03f5c552004-10-10 21:21:55 +0000399
400#define CONFIG_SERVERIP 192.168.1.1
401#define CONFIG_GATEWAYIP 192.168.1.1
402#define CONFIG_NETMASK 255.255.255.0
403
404#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
405
wdenk03f5c552004-10-10 21:21:55 +0000406#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
407
408#define CONFIG_BAUDRATE 115200
409
410#define CONFIG_EXTRA_ENV_SETTINGS \
411 "netdev=eth0\0" \
412 "consoledev=ttyS1\0" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500413 "ramdiskaddr=600000\0" \
414 "ramdiskfile=your.ramdisk.u-boot\0" \
415 "fdtaddr=400000\0" \
416 "fdtfile=your.fdt.dtb\0"
wdenk03f5c552004-10-10 21:21:55 +0000417
418#define CONFIG_NFSBOOTCOMMAND \
419 "setenv bootargs root=/dev/nfs rw " \
420 "nfsroot=$serverip:$rootpath " \
421 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
422 "console=$consoledev,$baudrate $othbootargs;" \
423 "tftp $loadaddr $bootfile;" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500424 "tftp $fdtaddr $fdtfile;" \
425 "bootm $loadaddr - $fdtaddr"
wdenk03f5c552004-10-10 21:21:55 +0000426
427#define CONFIG_RAMBOOTCOMMAND \
428 "setenv bootargs root=/dev/ram rw " \
429 "console=$consoledev,$baudrate $othbootargs;" \
430 "tftp $ramdiskaddr $ramdiskfile;" \
431 "tftp $loadaddr $bootfile;" \
432 "bootm $loadaddr $ramdiskaddr"
433
434#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
435
wdenk03f5c552004-10-10 21:21:55 +0000436#endif /* __CONFIG_H */