Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2005-2006 Atmel Corporation |
| 3 | * |
| 4 | * See file CREDITS for list of people who contributed to this |
| 5 | * project. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License as |
| 9 | * published by the Free Software Foundation; either version 2 of |
| 10 | * the License, or (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 20 | * MA 02111-1307 USA |
| 21 | */ |
| 22 | #include <common.h> |
| 23 | |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 24 | #include <asm/io.h> |
| 25 | #include <asm/sdram.h> |
| 26 | |
Haavard Skinnemoen | df548d3 | 2006-11-19 18:06:53 +0100 | [diff] [blame] | 27 | #include <asm/arch/clk.h> |
| 28 | #include <asm/arch/memory-map.h> |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 29 | |
| 30 | #include "hsdramc1.h" |
| 31 | |
Haavard Skinnemoen | a23e277 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 32 | unsigned long sdram_init(void *sdram_base, const struct sdram_config *config) |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 33 | { |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 34 | unsigned long sdram_size; |
Haavard Skinnemoen | a23e277 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 35 | uint32_t cfgreg; |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 36 | unsigned int i; |
| 37 | |
Haavard Skinnemoen | a23e277 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 38 | cfgreg = (HSDRAMC1_BF(NC, config->col_bits - 8) |
| 39 | | HSDRAMC1_BF(NR, config->row_bits - 11) |
| 40 | | HSDRAMC1_BF(NB, config->bank_bits - 1) |
| 41 | | HSDRAMC1_BF(CAS, config->cas) |
| 42 | | HSDRAMC1_BF(TWR, config->twr) |
| 43 | | HSDRAMC1_BF(TRC, config->trc) |
| 44 | | HSDRAMC1_BF(TRP, config->trp) |
| 45 | | HSDRAMC1_BF(TRCD, config->trcd) |
| 46 | | HSDRAMC1_BF(TRAS, config->tras) |
| 47 | | HSDRAMC1_BF(TXSR, config->txsr)); |
Haavard Skinnemoen | d38da53 | 2008-01-23 17:20:14 +0100 | [diff] [blame] | 48 | |
Haavard Skinnemoen | a23e277 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 49 | if (config->data_bits == SDRAM_DATA_16BIT) |
| 50 | cfgreg |= HSDRAMC1_BIT(DBW); |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 51 | |
Haavard Skinnemoen | a23e277 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 52 | hsdramc1_writel(CR, cfgreg); |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 53 | |
Haavard Skinnemoen | a23e277 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 54 | /* Send a NOP to turn on the clock (necessary on some chips) */ |
| 55 | hsdramc1_writel(MR, HSDRAMC1_MODE_NOP); |
| 56 | hsdramc1_readl(MR); |
| 57 | writel(0, sdram_base); |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 58 | |
| 59 | /* |
| 60 | * Initialization sequence for SDRAM, from the data sheet: |
| 61 | * |
| 62 | * 1. A minimum pause of 200 us is provided to precede any |
| 63 | * signal toggle. |
| 64 | */ |
| 65 | udelay(200); |
| 66 | |
| 67 | /* |
| 68 | * 2. A Precharge All command is issued to the SDRAM |
| 69 | */ |
Haavard Skinnemoen | df548d3 | 2006-11-19 18:06:53 +0100 | [diff] [blame] | 70 | hsdramc1_writel(MR, HSDRAMC1_MODE_BANKS_PRECHARGE); |
| 71 | hsdramc1_readl(MR); |
Haavard Skinnemoen | a23e277 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 72 | writel(0, sdram_base); |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 73 | |
| 74 | /* |
| 75 | * 3. Eight auto-refresh (CBR) cycles are provided |
| 76 | */ |
Haavard Skinnemoen | df548d3 | 2006-11-19 18:06:53 +0100 | [diff] [blame] | 77 | hsdramc1_writel(MR, HSDRAMC1_MODE_AUTO_REFRESH); |
| 78 | hsdramc1_readl(MR); |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 79 | for (i = 0; i < 8; i++) |
Haavard Skinnemoen | a23e277 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 80 | writel(0, sdram_base); |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 81 | |
| 82 | /* |
| 83 | * 4. A mode register set (MRS) cycle is issued to program |
| 84 | * SDRAM parameters, in particular CAS latency and burst |
| 85 | * length. |
| 86 | * |
Haavard Skinnemoen | a23e277 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 87 | * The address will be chosen by the SDRAMC automatically; we |
| 88 | * just have to make sure BA[1:0] are set to 0. |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 89 | */ |
Haavard Skinnemoen | df548d3 | 2006-11-19 18:06:53 +0100 | [diff] [blame] | 90 | hsdramc1_writel(MR, HSDRAMC1_MODE_LOAD_MODE); |
| 91 | hsdramc1_readl(MR); |
Haavard Skinnemoen | a23e277 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 92 | writel(0, sdram_base); |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 93 | |
| 94 | /* |
Haavard Skinnemoen | a23e277 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 95 | * 5. The application must go into Normal Mode, setting Mode |
| 96 | * to 0 in the Mode Register and performing a write access |
| 97 | * at any location in the SDRAM. |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 98 | */ |
Haavard Skinnemoen | df548d3 | 2006-11-19 18:06:53 +0100 | [diff] [blame] | 99 | hsdramc1_writel(MR, HSDRAMC1_MODE_NORMAL); |
| 100 | hsdramc1_readl(MR); |
Haavard Skinnemoen | a23e277 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 101 | writel(0, sdram_base); |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 102 | |
| 103 | /* |
| 104 | * 6. Write refresh rate into SDRAMC refresh timer count |
| 105 | * register (refresh rate = timing between refresh cycles). |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 106 | */ |
Haavard Skinnemoen | a23e277 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 107 | hsdramc1_writel(TR, config->refresh_period); |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 108 | |
Haavard Skinnemoen | a23e277 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 109 | if (config->data_bits == SDRAM_DATA_16BIT) |
| 110 | sdram_size = 1 << (config->row_bits + config->col_bits |
| 111 | + config->bank_bits + 1); |
| 112 | else |
| 113 | sdram_size = 1 << (config->row_bits + config->col_bits |
| 114 | + config->bank_bits + 2); |
Wolfgang Denk | 72a087e | 2006-10-24 14:27:35 +0200 | [diff] [blame] | 115 | |
| 116 | return sdram_size; |
| 117 | } |