blob: cea24d1484c5cbc3fd059b2a8c225c30453c320d [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk42d1f032003-10-15 23:53:47 +00002/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06003 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2002,2003 Motorola,Inc.
5 * Xianghua Xiao <X.Xiao@motorola.com>
wdenk42d1f032003-10-15 23:53:47 +00006 */
7
wdenk0ac6f8b2004-07-09 23:27:13 +00008/*
9 * mpc8560ads board configuration file
10 *
11 * Please refer to doc/README.mpc85xx for more info.
12 *
13 * Make sure you change the MAC address and other network params first,
Joe Hershberger92ac5202015-05-04 14:55:14 -050014 * search for CONFIG_SERVERIP, etc. in this file.
wdenk42d1f032003-10-15 23:53:47 +000015 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
20/* High Level Configuration Options */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050021#define CONFIG_CPM2 1 /* has CPM2 */
wdenk42d1f032003-10-15 23:53:47 +000022
Wolfgang Denk2ae18242010-10-06 09:05:45 +020023/*
24 * default CCARBAR is at 0xff700000
25 * assume U-Boot is less than 0.5MB
26 */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020027
Gabor Juhos842033e2013-05-30 07:06:12 +000028#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala0151cba2008-10-21 11:33:58 -050029#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Andy Flemingccc091a2007-05-08 17:27:43 -050030#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
wdenk42d1f032003-10-15 23:53:47 +000031#define CONFIG_ENV_OVERWRITE
Peter Tyser004eca02009-09-16 22:03:08 -050032#define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
wdenk42d1f032003-10-15 23:53:47 +000033
wdenk0ac6f8b2004-07-09 23:27:13 +000034/*
35 * sysclk for MPC85xx
36 *
37 * Two valid values are:
38 * 33000000
39 * 66000000
40 *
41 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk9aea9532004-08-01 23:02:45 +000042 * is likely the desired value here, so that is now the default.
43 * The board, however, can run at 66MHz. In any event, this value
44 * must match the settings of some switches. Details can be found
45 * in the README.mpc85xxads.
wdenk0ac6f8b2004-07-09 23:27:13 +000046 */
47
wdenk9aea9532004-08-01 23:02:45 +000048#ifndef CONFIG_SYS_CLK_FREQ
49#define CONFIG_SYS_CLK_FREQ 33000000
wdenk42d1f032003-10-15 23:53:47 +000050#endif
51
wdenk0ac6f8b2004-07-09 23:27:13 +000052/*
53 * These can be toggled for performance analysis, otherwise use default.
54 */
55#define CONFIG_L2_CACHE /* toggle L2 cache */
56#define CONFIG_BTB /* toggle branch predition */
wdenk42d1f032003-10-15 23:53:47 +000057
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
wdenk42d1f032003-10-15 23:53:47 +000059
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
61#define CONFIG_SYS_MEMTEST_END 0x00400000
wdenk42d1f032003-10-15 23:53:47 +000062
Timur Tabie46fedf2011-08-04 18:03:41 -050063#define CONFIG_SYS_CCSRBAR 0xe0000000
64#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk42d1f032003-10-15 23:53:47 +000065
Jon Loeliger8b625112008-03-18 11:12:44 -050066/* DDR Setup */
Jon Loeliger8b625112008-03-18 11:12:44 -050067#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
68#define CONFIG_DDR_SPD
69#undef CONFIG_FSL_DDR_INTERACTIVE
wdenk9aea9532004-08-01 23:02:45 +000070
Jon Loeliger8b625112008-03-18 11:12:44 -050071#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
72
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
74#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +000075
Jon Loeliger8b625112008-03-18 11:12:44 -050076#define CONFIG_DIMM_SLOTS_PER_CTLR 1
77#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk9aea9532004-08-01 23:02:45 +000078
Jon Loeliger8b625112008-03-18 11:12:44 -050079/* I2C addresses of SPD EEPROMs */
80#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
wdenk9aea9532004-08-01 23:02:45 +000081
Jon Loeliger8b625112008-03-18 11:12:44 -050082/* These are used when DDR doesn't use SPD. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
84#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
85#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
86#define CONFIG_SYS_DDR_TIMING_1 0x37344321
87#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
88#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
89#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
90#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
wdenk42d1f032003-10-15 23:53:47 +000091
wdenk0ac6f8b2004-07-09 23:27:13 +000092/*
93 * SDRAM on the Local Bus
94 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
96#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk42d1f032003-10-15 23:53:47 +000097
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
99#define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk42d1f032003-10-15 23:53:47 +0000100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
102#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
103#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
104#undef CONFIG_SYS_FLASH_CHECKSUM
105#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
106#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk42d1f032003-10-15 23:53:47 +0000107
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200108#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk0ac6f8b2004-07-09 23:27:13 +0000109
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
111#define CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000112#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#undef CONFIG_SYS_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000114#endif
115
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200116#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_FLASH_CFI
118#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk0ac6f8b2004-07-09 23:27:13 +0000119
120#undef CONFIG_CLOCKS_IN_MHZ
wdenk42d1f032003-10-15 23:53:47 +0000121
wdenk0ac6f8b2004-07-09 23:27:13 +0000122/*
123 * Local Bus Definitions
124 */
125
126/*
127 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk0ac6f8b2004-07-09 23:27:13 +0000129 *
130 * For BR2, need:
131 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
132 * port-size = 32-bits = BR2[19:20] = 11
133 * no parity checking = BR2[21:22] = 00
134 * SDRAM for MSEL = BR2[24:26] = 011
135 * Valid = BR[31] = 1
136 *
137 * 0 4 8 12 16 20 24 28
138 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
139 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk0ac6f8b2004-07-09 23:27:13 +0000141 * FIXME: the top 17 bits of BR2.
142 */
143
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk0ac6f8b2004-07-09 23:27:13 +0000145
146/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk0ac6f8b2004-07-09 23:27:13 +0000148 *
149 * For OR2, need:
150 * 64MB mask for AM, OR2[0:7] = 1111 1100
151 * XAM, OR2[17:18] = 11
152 * 9 columns OR2[19-21] = 010
153 * 13 rows OR2[23-25] = 100
154 * EAD set for extra time OR[31] = 1
155 *
156 * 0 4 8 12 16 20 24 28
157 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
158 */
159
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk0ac6f8b2004-07-09 23:27:13 +0000161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
163#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
164#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
165#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
wdenk0ac6f8b2004-07-09 23:27:13 +0000166
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500167#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
168 | LSDMR_RFCR5 \
169 | LSDMR_PRETOACT3 \
170 | LSDMR_ACTTORW3 \
171 | LSDMR_BL8 \
172 | LSDMR_WRC2 \
173 | LSDMR_CL3 \
174 | LSDMR_RFEN \
wdenk0ac6f8b2004-07-09 23:27:13 +0000175 )
176
177/*
178 * SDRAM Controller configuration sequence.
179 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500180#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
181#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
182#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
183#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
184#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000185
wdenk9aea9532004-08-01 23:02:45 +0000186/*
187 * 32KB, 8-bit wide for ADS config reg
188 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_BR4_PRELIM 0xf8000801
190#define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
191#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
wdenk42d1f032003-10-15 23:53:47 +0000192
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_INIT_RAM_LOCK 1
194#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200195#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk42d1f032003-10-15 23:53:47 +0000196
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200197#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk42d1f032003-10-15 23:53:47 +0000199
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
201#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk42d1f032003-10-15 23:53:47 +0000202
203/* Serial Port */
wdenk0ac6f8b2004-07-09 23:27:13 +0000204#define CONFIG_CONS_ON_SCC /* define if console on SCC */
205#undef CONFIG_CONS_NONE /* define if console on something else */
wdenk42d1f032003-10-15 23:53:47 +0000206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk42d1f032003-10-15 23:53:47 +0000208 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
209
Jon Loeliger20476722006-10-20 15:50:15 -0500210/*
211 * I2C
212 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200213#define CONFIG_SYS_I2C
214#define CONFIG_SYS_I2C_FSL
215#define CONFIG_SYS_FSL_I2C_SPEED 400000
216#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
217#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
218#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk42d1f032003-10-15 23:53:47 +0000219
wdenk0ac6f8b2004-07-09 23:27:13 +0000220/* RapidIO MMU */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600221#define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
Kumar Gala10795f42008-12-02 16:08:36 -0600222#define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600223#define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
wdenk42d1f032003-10-15 23:53:47 +0000225
wdenk0ac6f8b2004-07-09 23:27:13 +0000226/*
227 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300228 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk0ac6f8b2004-07-09 23:27:13 +0000229 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600230#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600231#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600232#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600234#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600235#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
237#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000238
239#if defined(CONFIG_PCI)
wdenk0ac6f8b2004-07-09 23:27:13 +0000240#undef CONFIG_EEPRO100
wdenk42d1f032003-10-15 23:53:47 +0000241#undef CONFIG_TULIP
wdenk0ac6f8b2004-07-09 23:27:13 +0000242
243#if !defined(CONFIG_PCI_PNP)
244 #define PCI_ENET0_IOADDR 0xe0000000
245 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200246 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk42d1f032003-10-15 23:53:47 +0000247#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000248
249#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk0ac6f8b2004-07-09 23:27:13 +0000251
252#endif /* CONFIG_PCI */
253
Andy Flemingccc091a2007-05-08 17:27:43 -0500254#ifdef CONFIG_TSEC_ENET
wdenk0ac6f8b2004-07-09 23:27:13 +0000255
Andy Flemingccc091a2007-05-08 17:27:43 -0500256#ifndef CONFIG_MII
wdenk0ac6f8b2004-07-09 23:27:13 +0000257#define CONFIG_MII 1 /* MII PHY management */
Andy Flemingccc091a2007-05-08 17:27:43 -0500258#endif
Kim Phillips255a35772007-05-16 16:52:19 -0500259#define CONFIG_TSEC1 1
260#define CONFIG_TSEC1_NAME "TSEC0"
261#define CONFIG_TSEC2 1
262#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0ac6f8b2004-07-09 23:27:13 +0000263#define TSEC1_PHY_ADDR 0
264#define TSEC2_PHY_ADDR 1
265#define TSEC1_PHYIDX 0
266#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500267#define TSEC1_FLAGS TSEC_GIGABIT
268#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500269
270/* Options are: TSEC[0-1] */
271#define CONFIG_ETHPRIME "TSEC0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000272
Andy Flemingccc091a2007-05-08 17:27:43 -0500273#endif /* CONFIG_TSEC_ENET */
wdenk0ac6f8b2004-07-09 23:27:13 +0000274
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200275#ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */
Andy Flemingccc091a2007-05-08 17:27:43 -0500276
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200277#undef CONFIG_ETHER_NONE /* define if ether on something else */
wdenk0ac6f8b2004-07-09 23:27:13 +0000278#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
279
280#if (CONFIG_ETHER_INDEX == 2)
wdenk42d1f032003-10-15 23:53:47 +0000281 /*
282 * - Rx-CLK is CLK13
283 * - Tx-CLK is CLK14
284 * - Select bus for bd/buffers
285 * - Full duplex
286 */
Mike Frysingerd4590da2011-10-17 05:38:58 +0000287 #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
288 #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289 #define CONFIG_SYS_CPMFCR_RAMTYPE 0
290 #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
wdenk42d1f032003-10-15 23:53:47 +0000291 #define FETH2_RST 0x01
wdenk0ac6f8b2004-07-09 23:27:13 +0000292#elif (CONFIG_ETHER_INDEX == 3)
wdenk42d1f032003-10-15 23:53:47 +0000293 /* need more definitions here for FE3 */
294 #define FETH3_RST 0x80
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200295#endif /* CONFIG_ETHER_INDEX */
wdenk0ac6f8b2004-07-09 23:27:13 +0000296
Andy Flemingccc091a2007-05-08 17:27:43 -0500297#ifndef CONFIG_MII
298#define CONFIG_MII 1 /* MII PHY management */
299#endif
300
wdenk0ac6f8b2004-07-09 23:27:13 +0000301#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
302
wdenk42d1f032003-10-15 23:53:47 +0000303/*
304 * GPIO pins used for bit-banged MII communications
305 */
306#define MDIO_PORT 2 /* Port C */
Luigi 'Comio' Mantellinibe225442009-10-10 12:42:22 +0200307#define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \
308 (immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
309#define MDC_DECLARE MDIO_DECLARE
310
wdenk42d1f032003-10-15 23:53:47 +0000311#define MDIO_ACTIVE (iop->pdir |= 0x00400000)
312#define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
313#define MDIO_READ ((iop->pdat & 0x00400000) != 0)
314
315#define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
316 else iop->pdat &= ~0x00400000
317
318#define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
319 else iop->pdat &= ~0x00200000
320
321#define MIIDELAY udelay(1)
wdenk0ac6f8b2004-07-09 23:27:13 +0000322
wdenk42d1f032003-10-15 23:53:47 +0000323#endif
324
wdenk0ac6f8b2004-07-09 23:27:13 +0000325/*
326 * Environment
327 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200330 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
331 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000332#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200334 #define CONFIG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000335#endif
336
wdenk0ac6f8b2004-07-09 23:27:13 +0000337#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk42d1f032003-10-15 23:53:47 +0000339
Jon Loeliger2835e512007-06-13 13:22:08 -0500340/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500341 * BOOTP options
342 */
343#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500344
wdenk0ac6f8b2004-07-09 23:27:13 +0000345#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk42d1f032003-10-15 23:53:47 +0000346
347/*
348 * Miscellaneous configurable options
349 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
wdenk0ac6f8b2004-07-09 23:27:13 +0000351
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk42d1f032003-10-15 23:53:47 +0000353
354/*
355 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500356 * have to be in the first 64 MB of memory, since this is
wdenk42d1f032003-10-15 23:53:47 +0000357 * the maximum mapped by the Linux kernel during initialization.
358 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500359#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
360#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk42d1f032003-10-15 23:53:47 +0000361
Jon Loeliger2835e512007-06-13 13:22:08 -0500362#if defined(CONFIG_CMD_KGDB)
wdenk42d1f032003-10-15 23:53:47 +0000363#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk42d1f032003-10-15 23:53:47 +0000364#endif
365
wdenk9aea9532004-08-01 23:02:45 +0000366/*
367 * Environment Configuration
368 */
wdenk42d1f032003-10-15 23:53:47 +0000369#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
Andy Fleming10327dc2007-08-16 16:35:02 -0500370#define CONFIG_HAS_ETH0
wdenke2ffd592004-12-31 09:32:47 +0000371#define CONFIG_HAS_ETH1
wdenke2ffd592004-12-31 09:32:47 +0000372#define CONFIG_HAS_ETH2
Kumar Gala5ce71582007-11-28 22:40:31 -0600373#define CONFIG_HAS_ETH3
wdenk42d1f032003-10-15 23:53:47 +0000374#endif
375
wdenk0ac6f8b2004-07-09 23:27:13 +0000376#define CONFIG_IPADDR 192.168.1.253
377
Mario Six5bc05432018-03-28 14:38:20 +0200378#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000379#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000380#define CONFIG_BOOTFILE "your.uImage"
wdenk0ac6f8b2004-07-09 23:27:13 +0000381
382#define CONFIG_SERVERIP 192.168.1.1
383#define CONFIG_GATEWAYIP 192.168.1.1
384#define CONFIG_NETMASK 255.255.255.0
385
386#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
387
wdenk9aea9532004-08-01 23:02:45 +0000388#define CONFIG_EXTRA_ENV_SETTINGS \
Andy Fleming6b44a442008-07-14 20:04:40 -0500389 "netdev=eth0\0" \
390 "consoledev=ttyCPM\0" \
391 "ramdiskaddr=1000000\0" \
392 "ramdiskfile=your.ramdisk.u-boot\0" \
393 "fdtaddr=400000\0" \
394 "fdtfile=mpc8560ads.dtb\0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000395
wdenk9aea9532004-08-01 23:02:45 +0000396#define CONFIG_NFSBOOTCOMMAND \
Andy Fleming6b44a442008-07-14 20:04:40 -0500397 "setenv bootargs root=/dev/nfs rw " \
398 "nfsroot=$serverip:$rootpath " \
399 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
400 "console=$consoledev,$baudrate $othbootargs;" \
401 "tftp $loadaddr $bootfile;" \
402 "tftp $fdtaddr $fdtfile;" \
403 "bootm $loadaddr - $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000404
405#define CONFIG_RAMBOOTCOMMAND \
Andy Fleming6b44a442008-07-14 20:04:40 -0500406 "setenv bootargs root=/dev/ram rw " \
407 "console=$consoledev,$baudrate $othbootargs;" \
408 "tftp $ramdiskaddr $ramdiskfile;" \
409 "tftp $loadaddr $bootfile;" \
410 "tftp $fdtaddr $fdtfile;" \
411 "bootm $loadaddr $ramdiskaddr $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000412
413#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
wdenk42d1f032003-10-15 23:53:47 +0000414
415#endif /* __CONFIG_H */