blob: faad9703b7cef04d60e78936850199c6386dd2a2 [file] [log] [blame]
TsiChungLiewa1436a82007-08-16 13:20:50 -05001/*
2 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
3 * Hayden Fraser (Hayden.Fraser@freescale.com)
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiewa1436a82007-08-16 13:20:50 -05006 */
7
8#ifndef _M5253EVBE_H
9#define _M5253EVBE_H
10
TsiChungLiewa1436a82007-08-16 13:20:50 -050011#define CONFIG_M5253EVBE /* define board type */
12
13#define CONFIG_MCFTMR
14
15#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020016#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew80ba61f2008-08-06 14:17:09 -050017#define CONFIG_BAUDRATE 115200
TsiChungLiewa1436a82007-08-16 13:20:50 -050018
19#undef CONFIG_WATCHDOG /* disable watchdog */
20
TsiChungLiewa1436a82007-08-16 13:20:50 -050021
22/* Configuration for environment
23 * Environment is embedded in u-boot in the second sector of the flash
24 */
25#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020026#define CONFIG_ENV_OFFSET 0x4000
27#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020028#define CONFIG_ENV_IS_IN_FLASH 1
TsiChungLiewa1436a82007-08-16 13:20:50 -050029#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020030#define CONFIG_ENV_ADDR 0xffe04000
31#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020032#define CONFIG_ENV_IS_IN_FLASH 1
TsiChungLiewa1436a82007-08-16 13:20:50 -050033#endif
34
angelo@sysam.it5296cb12015-03-29 22:54:16 +020035#define LDS_BOARD_TEXT \
36 . = DEFINED(env_offset) ? env_offset : .; \
37 common/env_embedded.o (.text)
38
TsiChungLiewa1436a82007-08-16 13:20:50 -050039/*
40 * BOOTP options
41 */
42#undef CONFIG_BOOTP_BOOTFILESIZE
43#undef CONFIG_BOOTP_BOOTPATH
44#undef CONFIG_BOOTP_GATEWAY
45#undef CONFIG_BOOTP_HOSTNAME
46
47/*
48 * Command line configuration.
49 */
TsiChungLiewa1436a82007-08-16 13:20:50 -050050#define CONFIG_CMD_IDE
TsiChungLiewa1436a82007-08-16 13:20:50 -050051
52/* ATA */
53#define CONFIG_DOS_PARTITION
54#define CONFIG_MAC_PARTITION
55#define CONFIG_IDE_RESET 1
56#define CONFIG_IDE_PREINIT 1
57#define CONFIG_ATAPI
58#undef CONFIG_LBA48
59
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_IDE_MAXBUS 1
61#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiewa1436a82007-08-16 13:20:50 -050062
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
64#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiewa1436a82007-08-16 13:20:50 -050065
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
67#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
68#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
69#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiewa1436a82007-08-16 13:20:50 -050070
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiewa1436a82007-08-16 13:20:50 -050072
73#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiewa1436a82007-08-16 13:20:50 -050075#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiewa1436a82007-08-16 13:20:50 -050077#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
79#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
80#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiewa1436a82007-08-16 13:20:50 -050081
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChungLiewa1436a82007-08-16 13:20:50 -050083
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_MEMTEST_START 0x400
85#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChungLiewa1436a82007-08-16 13:20:50 -050086
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
88#define CONFIG_SYS_FAST_CLK
89#ifdef CONFIG_SYS_FAST_CLK
90# define CONFIG_SYS_PLLCR 0x1243E054
91# define CONFIG_SYS_CLK 140000000
TsiChungLiewa1436a82007-08-16 13:20:50 -050092#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093# define CONFIG_SYS_PLLCR 0x135a4140
94# define CONFIG_SYS_CLK 70000000
TsiChungLiewa1436a82007-08-16 13:20:50 -050095#endif
96
97/*
98 * Low Level Configuration Settings
99 * (address mappings, register initial values, etc.)
100 * You should know what you are doing if you make changes here.
101 */
102
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
104#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChungLiewa1436a82007-08-16 13:20:50 -0500105
106/*
107 * Definitions for initial stack pointer and data area (in DPRAM)
108 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200110#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200111#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiewa1436a82007-08-16 13:20:50 -0500113
114/*
115 * Start addresses for the final memory configuration
116 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewa1436a82007-08-16 13:20:50 -0500118 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_SDRAM_BASE 0x00000000
120#define CONFIG_SYS_SDRAM_SIZE 8 /* SDRAM size in MB */
TsiChungLiewa1436a82007-08-16 13:20:50 -0500121
122#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChungLiewa1436a82007-08-16 13:20:50 -0500124#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiewa1436a82007-08-16 13:20:50 -0500126#endif
127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_MONITOR_LEN 0x40000
129#define CONFIG_SYS_MALLOC_LEN (256 << 10)
130#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChungLiewa1436a82007-08-16 13:20:50 -0500131
132/*
133 * For booting Linux, the board info and command line data
134 * have to be in the first 8 MB of memory, since this is
135 * the maximum mapped by the Linux kernel during initialization ??
136 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000138#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiewa1436a82007-08-16 13:20:50 -0500139
140/* FLASH organization */
TsiChung Liew012522f2008-10-21 10:03:07 +0000141#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
143#define CONFIG_SYS_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
144#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChungLiewa1436a82007-08-16 13:20:50 -0500145
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200147#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_FLASH_SIZE 0x200000
149#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChungLiewa1436a82007-08-16 13:20:50 -0500150
151/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiewa1436a82007-08-16 13:20:50 -0500153
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600154#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200155 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600156#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200157 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600158#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
159#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
160 CF_ADDRMASK(2) | \
161 CF_ACR_EN | CF_ACR_SM_ALL)
162#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
163 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
164 CF_ACR_EN | CF_ACR_SM_ALL)
165#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
166 CF_CACR_DBWE)
167
TsiChungLiewa1436a82007-08-16 13:20:50 -0500168/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_FECI2C 0xF0
TsiChungLiewa1436a82007-08-16 13:20:50 -0500170
TsiChung Liew012522f2008-10-21 10:03:07 +0000171#define CONFIG_SYS_CS0_BASE 0xFFE00000
172#define CONFIG_SYS_CS0_MASK 0x001F0021
173#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChungLiewa1436a82007-08-16 13:20:50 -0500174
175/*-----------------------------------------------------------------------
176 * Port configuration
177 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
179#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
180#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
181#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
182#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
183#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
184#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChungLiewa1436a82007-08-16 13:20:50 -0500185
186#endif /* _M5253EVB_H */