Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 1 | #ifndef __CONFIG_H |
| 2 | #define __CONFIG_H |
| 3 | |
| 4 | #undef DEBUG |
| 5 | |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 6 | #define CONFIG_CPU_SH7751 1 |
| 7 | #define CONFIG_CPU_SH_TYPE_R 1 |
| 8 | #define CONFIG_R2DPLUS 1 |
| 9 | #define __LITTLE_ENDIAN__ 1 |
| 10 | |
| 11 | /* |
| 12 | * Command line configuration. |
| 13 | */ |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 14 | #define CONFIG_CMD_PCI |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 15 | #define CONFIG_CMD_IDE |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 16 | #define CONFIG_DOS_PARTITION |
Nobuhiro Iwamatsu | c8d4727 | 2010-12-08 14:01:12 +0900 | [diff] [blame] | 17 | #define CONFIG_CMD_SH_ZIMAGEBOOT |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 18 | |
| 19 | /* SCIF */ |
Jean-Christophe PLAGNIOL-VILLARD | 6c58a03 | 2008-08-13 01:40:38 +0200 | [diff] [blame] | 20 | #define CONFIG_SCIF_CONSOLE 1 |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 21 | #define CONFIG_BAUDRATE 115200 |
| 22 | #define CONFIG_CONS_SCIF1 1 |
Helmut Raiger | 9660e44 | 2011-10-20 04:19:47 +0000 | [diff] [blame] | 23 | #define CONFIG_BOARD_LATE_INIT |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 24 | |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 25 | #define CONFIG_BOOTARGS "console=ttySC0,115200" |
| 26 | #define CONFIG_ENV_OVERWRITE 1 |
| 27 | |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 28 | /* SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 29 | #define CONFIG_SYS_SDRAM_BASE (0x8C000000) |
| 30 | #define CONFIG_SYS_SDRAM_SIZE (0x04000000) |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 31 | |
Nobuhiro Iwamatsu | 653f985 | 2011-01-17 20:48:39 +0900 | [diff] [blame] | 32 | #define CONFIG_SYS_TEXT_BASE 0x0FFC0000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 33 | #define CONFIG_SYS_LONGHELP |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 34 | #define CONFIG_SYS_CBSIZE 256 |
| 35 | #define CONFIG_SYS_PBSIZE 256 |
| 36 | #define CONFIG_SYS_MAXARGS 16 |
| 37 | #define CONFIG_SYS_BARGSIZE 512 |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 38 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 39 | #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE) |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 40 | #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000) |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 41 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 42 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024) |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 43 | /* Address of u-boot image in Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 44 | #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE) |
| 45 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 46 | /* Size of DRAM reserved for malloc() use */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 47 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 48 | #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 49 | |
| 50 | /* |
Nobuhiro Iwamatsu | 873d97a | 2008-06-17 16:28:05 +0900 | [diff] [blame] | 51 | * NOR Flash ( Spantion S29GL256P ) |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 52 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 53 | #define CONFIG_SYS_FLASH_CFI |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 54 | #define CONFIG_FLASH_CFI_DRIVER |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 55 | #define CONFIG_SYS_FLASH_BASE (0xA0000000) |
| 56 | #define CONFIG_SYS_MAX_FLASH_BANKS (1) |
| 57 | #define CONFIG_SYS_MAX_FLASH_SECT 256 |
| 58 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 59 | |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 60 | #define CONFIG_ENV_IS_IN_FLASH |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 61 | #define CONFIG_ENV_SECT_SIZE 0x40000 |
| 62 | #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 63 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 64 | |
| 65 | /* |
| 66 | * SuperH Clock setting |
| 67 | */ |
| 68 | #define CONFIG_SYS_CLK_FREQ 60000000 |
Nobuhiro Iwamatsu | 684a501 | 2013-08-21 16:11:21 +0900 | [diff] [blame] | 69 | #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ |
| 70 | #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ |
Jean-Christophe PLAGNIOL-VILLARD | be45c63 | 2009-06-04 12:06:48 +0200 | [diff] [blame] | 71 | #define CONFIG_SYS_TMU_CLK_DIV 4 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 72 | #define CONFIG_SYS_PLL_SETTLING_TIME 100/* in us */ |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 73 | |
| 74 | /* |
| 75 | * IDE support |
| 76 | */ |
| 77 | #define CONFIG_IDE_RESET 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 78 | #define CONFIG_SYS_PIO_MODE 1 |
| 79 | #define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */ |
| 80 | #define CONFIG_SYS_IDE_MAXDEVICE 1 |
| 81 | #define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000 |
| 82 | #define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */ |
| 83 | #define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */ |
| 84 | #define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */ |
| 85 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */ |
Albert Aribaud | f2a37fc | 2010-08-08 05:17:05 +0530 | [diff] [blame] | 86 | #define CONFIG_IDE_SWAP_IO |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 87 | |
| 88 | /* |
| 89 | * SuperH PCI Bridge Configration |
| 90 | */ |
| 91 | #define CONFIG_PCI |
| 92 | #define CONFIG_SH4_PCI |
| 93 | #define CONFIG_SH7751_PCI |
| 94 | #define CONFIG_PCI_PNP |
| 95 | #define CONFIG_PCI_SCAN_SHOW 1 |
| 96 | #define __io |
| 97 | #define __mem_pci |
| 98 | |
| 99 | #define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */ |
| 100 | #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS |
| 101 | #define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */ |
| 102 | #define CONFIG_PCI_IO_BUS 0xFE240000 /* IO space base address */ |
| 103 | #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS |
| 104 | #define CONFIG_PCI_IO_SIZE 0x00040000 /* Size of IO window */ |
Yoshihiro Shimoda | 2db0e12 | 2009-02-25 16:04:26 +0900 | [diff] [blame] | 105 | #define CONFIG_PCI_SYS_BUS (CONFIG_SYS_SDRAM_BASE & 0x1fffffff) |
| 106 | #define CONFIG_PCI_SYS_PHYS (CONFIG_SYS_SDRAM_BASE & 0x1fffffff) |
| 107 | #define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 108 | |
Nobuhiro Iwamatsu | f5e2466 | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 109 | #endif /* __CONFIG_H */ |