blob: 6e3945eddbe9ea750cee6e7a05ec26b03d2179fb [file] [log] [blame]
Andy Fleming67431052007-04-23 02:54:25 -05001/*
Zhao Chenhuib0920722011-08-24 13:20:05 +08002 * Copyright 2007,2009-2011 Freescale Semiconductor, Inc.
Andy Fleming67431052007-04-23 02:54:25 -05003 *
4 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <common.h>
26#include <pci.h>
27#include <asm/processor.h>
Jon Loeligere6f5b352008-03-18 13:51:05 -050028#include <asm/mmu.h>
Andy Fleming67431052007-04-23 02:54:25 -050029#include <asm/immap_85xx.h>
Kumar Galac8514622009-04-02 13:22:48 -050030#include <asm/fsl_pci.h>
Jon Loeligere6f5b352008-03-18 13:51:05 -050031#include <asm/fsl_ddr_sdram.h>
Kumar Gala5d27e022010-12-15 04:55:20 -060032#include <asm/fsl_serdes.h>
Jon Loeligera30a5492008-03-04 10:03:03 -060033#include <spd_sdram.h>
Haiying Wangc59e4092007-06-19 14:18:34 -040034#include <i2c.h>
Andy Flemingda9d4612007-08-14 00:14:25 -050035#include <ioports.h>
Kumar Galac4808612007-11-29 01:06:19 -060036#include <libfdt.h>
37#include <fdt_support.h>
Haiying Wang1563f562007-11-14 15:52:06 -050038
Andy Fleming67431052007-04-23 02:54:25 -050039#include "bcsr.h"
40
Andy Flemingda9d4612007-08-14 00:14:25 -050041const qe_iop_conf_t qe_iop_conf_tab[] = {
42 /* GETH1 */
43 {4, 10, 1, 0, 2}, /* TxD0 */
44 {4, 9, 1, 0, 2}, /* TxD1 */
45 {4, 8, 1, 0, 2}, /* TxD2 */
46 {4, 7, 1, 0, 2}, /* TxD3 */
47 {4, 23, 1, 0, 2}, /* TxD4 */
48 {4, 22, 1, 0, 2}, /* TxD5 */
49 {4, 21, 1, 0, 2}, /* TxD6 */
50 {4, 20, 1, 0, 2}, /* TxD7 */
51 {4, 15, 2, 0, 2}, /* RxD0 */
52 {4, 14, 2, 0, 2}, /* RxD1 */
53 {4, 13, 2, 0, 2}, /* RxD2 */
54 {4, 12, 2, 0, 2}, /* RxD3 */
55 {4, 29, 2, 0, 2}, /* RxD4 */
56 {4, 28, 2, 0, 2}, /* RxD5 */
57 {4, 27, 2, 0, 2}, /* RxD6 */
58 {4, 26, 2, 0, 2}, /* RxD7 */
59 {4, 11, 1, 0, 2}, /* TX_EN */
60 {4, 24, 1, 0, 2}, /* TX_ER */
61 {4, 16, 2, 0, 2}, /* RX_DV */
62 {4, 30, 2, 0, 2}, /* RX_ER */
63 {4, 17, 2, 0, 2}, /* RX_CLK */
64 {4, 19, 1, 0, 2}, /* GTX_CLK */
65 {1, 31, 2, 0, 3}, /* GTX125 */
66
67 /* GETH2 */
68 {5, 10, 1, 0, 2}, /* TxD0 */
69 {5, 9, 1, 0, 2}, /* TxD1 */
70 {5, 8, 1, 0, 2}, /* TxD2 */
71 {5, 7, 1, 0, 2}, /* TxD3 */
72 {5, 23, 1, 0, 2}, /* TxD4 */
73 {5, 22, 1, 0, 2}, /* TxD5 */
74 {5, 21, 1, 0, 2}, /* TxD6 */
75 {5, 20, 1, 0, 2}, /* TxD7 */
76 {5, 15, 2, 0, 2}, /* RxD0 */
77 {5, 14, 2, 0, 2}, /* RxD1 */
78 {5, 13, 2, 0, 2}, /* RxD2 */
79 {5, 12, 2, 0, 2}, /* RxD3 */
80 {5, 29, 2, 0, 2}, /* RxD4 */
81 {5, 28, 2, 0, 2}, /* RxD5 */
82 {5, 27, 2, 0, 3}, /* RxD6 */
83 {5, 26, 2, 0, 2}, /* RxD7 */
84 {5, 11, 1, 0, 2}, /* TX_EN */
85 {5, 24, 1, 0, 2}, /* TX_ER */
86 {5, 16, 2, 0, 2}, /* RX_DV */
87 {5, 30, 2, 0, 2}, /* RX_ER */
88 {5, 17, 2, 0, 2}, /* RX_CLK */
89 {5, 19, 1, 0, 2}, /* GTX_CLK */
90 {1, 31, 2, 0, 3}, /* GTX125 */
91 {4, 6, 3, 0, 2}, /* MDIO */
92 {4, 5, 1, 0, 2}, /* MDC */
Anton Vorontsov64d4bcb2007-10-22 19:58:19 +040093
94 /* UART1 */
95 {2, 0, 1, 0, 2}, /* UART_SOUT1 */
96 {2, 1, 1, 0, 2}, /* UART_RTS1 */
97 {2, 2, 2, 0, 2}, /* UART_CTS1 */
98 {2, 3, 2, 0, 2}, /* UART_SIN1 */
99
Andy Flemingda9d4612007-08-14 00:14:25 -0500100 {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
101};
102
Andy Fleming67431052007-04-23 02:54:25 -0500103void local_bus_init(void);
Andy Fleming67431052007-04-23 02:54:25 -0500104
105int board_early_init_f (void)
106{
107 /*
108 * Initialize local bus.
109 */
110 local_bus_init ();
111
112 enable_8568mds_duart();
113 enable_8568mds_flash_write();
Anton Vorontsovad162242007-10-22 18:12:46 +0400114#if defined(CONFIG_UEC_ETH1) || defined(CONFIG_UEC_ETH2)
115 reset_8568mds_uccs();
116#endif
Andy Flemingda9d4612007-08-14 00:14:25 -0500117#if defined(CONFIG_QE) && !defined(CONFIG_eTSEC_MDIO_BUS)
118 enable_8568mds_qe_mdio();
119#endif
Andy Fleming67431052007-04-23 02:54:25 -0500120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#ifdef CONFIG_SYS_I2C2_OFFSET
Haiying Wangc59e4092007-06-19 14:18:34 -0400122 /* Enable I2C2_SCL and I2C2_SDA */
123 volatile struct par_io *port_c;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124 port_c = (struct par_io*)(CONFIG_SYS_IMMR + 0xe0140);
Haiying Wangc59e4092007-06-19 14:18:34 -0400125 port_c->cpdir2 |= 0x0f000000;
126 port_c->cppar2 &= ~0x0f000000;
127 port_c->cppar2 |= 0x0a000000;
128#endif
129
Andy Fleming67431052007-04-23 02:54:25 -0500130 return 0;
131}
132
133int checkboard (void)
134{
135 printf ("Board: 8568 MDS\n");
136
137 return 0;
138}
139
Andy Fleming67431052007-04-23 02:54:25 -0500140/*
141 * Initialize Local Bus
142 */
143void
144local_bus_init(void)
145{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Becky Brucef51cdaf2010-06-17 11:37:20 -0500147 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Andy Fleming67431052007-04-23 02:54:25 -0500148
149 uint clkdiv;
Andy Fleming67431052007-04-23 02:54:25 -0500150 sys_info_t sysinfo;
151
152 get_sys_info(&sysinfo);
Trent Piephoa5d212a2008-12-03 15:16:34 -0800153 clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
Andy Fleming67431052007-04-23 02:54:25 -0500154
155 gur->lbiuiplldcr1 = 0x00078080;
156 if (clkdiv == 16) {
157 gur->lbiuiplldcr0 = 0x7c0f1bf0;
158 } else if (clkdiv == 8) {
159 gur->lbiuiplldcr0 = 0x6c0f1bf0;
160 } else if (clkdiv == 4) {
161 gur->lbiuiplldcr0 = 0x5c0f1bf0;
162 }
163
164 lbc->lcrr |= 0x00030000;
165
166 asm("sync;isync;msync");
167}
168
169/*
170 * Initialize SDRAM memory on the Local Bus.
171 */
Becky Bruce70961ba2010-12-17 17:17:57 -0600172void lbc_sdram_init(void)
Andy Fleming67431052007-04-23 02:54:25 -0500173{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
Andy Fleming67431052007-04-23 02:54:25 -0500175
176 uint idx;
Becky Brucef51cdaf2010-06-17 11:37:20 -0500177 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178 uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
Andy Fleming67431052007-04-23 02:54:25 -0500179 uint lsdmr_common;
180
Becky Bruce7ea38712010-12-17 17:17:59 -0600181 puts("LBC SDRAM: ");
182 print_size(CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024,
183 "\n ");
Andy Fleming67431052007-04-23 02:54:25 -0500184
185 /*
186 * Setup SDRAM Base and Option Registers
187 */
Becky Brucef51cdaf2010-06-17 11:37:20 -0500188 set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
189 set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
Andy Fleming67431052007-04-23 02:54:25 -0500190 asm("msync");
191
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192 lbc->lbcr = CONFIG_SYS_LBC_LBCR;
Andy Fleming67431052007-04-23 02:54:25 -0500193 asm("msync");
194
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195 lbc->lsrt = CONFIG_SYS_LBC_LSRT;
196 lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
Andy Fleming67431052007-04-23 02:54:25 -0500197 asm("msync");
198
199 /*
200 * MPC8568 uses "new" 15-16 style addressing.
201 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202 lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500203 lsdmr_common |= LSDMR_BSMA1516;
Andy Fleming67431052007-04-23 02:54:25 -0500204
205 /*
206 * Issue PRECHARGE ALL command.
207 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500208 lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
Andy Fleming67431052007-04-23 02:54:25 -0500209 asm("sync;msync");
210 *sdram_addr = 0xff;
211 ppcDcbf((unsigned long) sdram_addr);
212 udelay(100);
213
214 /*
215 * Issue 8 AUTO REFRESH commands.
216 */
217 for (idx = 0; idx < 8; idx++) {
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500218 lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
Andy Fleming67431052007-04-23 02:54:25 -0500219 asm("sync;msync");
220 *sdram_addr = 0xff;
221 ppcDcbf((unsigned long) sdram_addr);
222 udelay(100);
223 }
224
225 /*
226 * Issue 8 MODE-set command.
227 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500228 lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
Andy Fleming67431052007-04-23 02:54:25 -0500229 asm("sync;msync");
230 *sdram_addr = 0xff;
231 ppcDcbf((unsigned long) sdram_addr);
232 udelay(100);
233
234 /*
235 * Issue NORMAL OP command.
236 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500237 lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
Andy Fleming67431052007-04-23 02:54:25 -0500238 asm("sync;msync");
239 *sdram_addr = 0xff;
240 ppcDcbf((unsigned long) sdram_addr);
241 udelay(200); /* Overkill. Must wait > 200 bus cycles */
242
243#endif /* enable SDRAM init */
244}
245
Andy Fleming67431052007-04-23 02:54:25 -0500246#if defined(CONFIG_PCI)
247#ifndef CONFIG_PCI_PNP
248static struct pci_config_table pci_mpc8568mds_config_table[] = {
249 {
250 PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
251 pci_cfgfunc_config_device,
252 {PCI_ENET0_IOADDR,
253 PCI_ENET0_MEMADDR,
254 PCI_COMMON_MEMORY | PCI_COMMAND_MASTER}
255 },
256 {}
257};
258#endif
259
Zhao Chenhuib0920722011-08-24 13:20:05 +0800260static struct pci_controller pci1_hose;
Andy Fleming67431052007-04-23 02:54:25 -0500261#endif /* CONFIG_PCI */
262
Haiying Wangc59e4092007-06-19 14:18:34 -0400263/*
264 * pib_init() -- Initialize the PCA9555 IO expander on the PIB board
265 */
266void
267pib_init(void)
268{
269 u8 val8, orig_i2c_bus;
270 /*
271 * Assign PIB PMC2/3 to PCI bus
272 */
273
274 /*switch temporarily to I2C bus #2 */
275 orig_i2c_bus = i2c_get_bus_num();
276 i2c_set_bus_num(1);
277
278 val8 = 0x00;
279 i2c_write(0x23, 0x6, 1, &val8, 1);
280 i2c_write(0x23, 0x7, 1, &val8, 1);
281 val8 = 0xff;
282 i2c_write(0x23, 0x2, 1, &val8, 1);
283 i2c_write(0x23, 0x3, 1, &val8, 1);
284
285 val8 = 0x00;
286 i2c_write(0x26, 0x6, 1, &val8, 1);
287 val8 = 0x34;
288 i2c_write(0x26, 0x7, 1, &val8, 1);
289 val8 = 0xf9;
290 i2c_write(0x26, 0x2, 1, &val8, 1);
291 val8 = 0xff;
292 i2c_write(0x26, 0x3, 1, &val8, 1);
293
294 val8 = 0x00;
295 i2c_write(0x27, 0x6, 1, &val8, 1);
296 i2c_write(0x27, 0x7, 1, &val8, 1);
297 val8 = 0xff;
298 i2c_write(0x27, 0x2, 1, &val8, 1);
299 val8 = 0xef;
300 i2c_write(0x27, 0x3, 1, &val8, 1);
301
302 asm("eieio");
Kumar Gala502dd362011-11-09 10:03:01 -0600303 i2c_set_bus_num(orig_i2c_bus);
Haiying Wangc59e4092007-06-19 14:18:34 -0400304}
305
Haiying Wang1563f562007-11-14 15:52:06 -0500306#ifdef CONFIG_PCI
Kumar Gala46814572009-11-04 10:31:53 -0600307void pci_init_board(void)
Andy Fleming67431052007-04-23 02:54:25 -0500308{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Gala3f6f9d72010-12-17 10:13:19 -0600310 int first_free_busno = 0;
311#ifdef CONFIG_PCI1
312 struct fsl_pci_info pci_info;
Kumar Gala46814572009-11-04 10:31:53 -0600313 u32 devdisr, pordevsr, io_sel;
314 u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
Kumar Gala46814572009-11-04 10:31:53 -0600315
316 devdisr = in_be32(&gur->devdisr);
317 pordevsr = in_be32(&gur->pordevsr);
318 porpllsr = in_be32(&gur->porpllsr);
319 io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
320
321 debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
Haiying Wang1563f562007-11-14 15:52:06 -0500322
Kumar Gala46814572009-11-04 10:31:53 -0600323 pci_speed = 66666000;
324 pci_32 = 1;
325 pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
326 pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
Haiying Wang1563f562007-11-14 15:52:06 -0500327
Kumar Gala46814572009-11-04 10:31:53 -0600328 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
Kumar Gala3f6f9d72010-12-17 10:13:19 -0600329 SET_STD_PCI_INFO(pci_info, 1);
330 set_next_law(pci_info.mem_phys,
331 law_size_bits(pci_info.mem_size), pci_info.law);
332 set_next_law(pci_info.io_phys,
333 law_size_bits(pci_info.io_size), pci_info.law);
334
335 pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
Peter Tyser8ca78f22010-10-29 17:59:24 -0500336 printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
Haiying Wang1563f562007-11-14 15:52:06 -0500337 (pci_32) ? 32 : 64,
338 (pci_speed == 33333000) ? "33" :
339 (pci_speed == 66666000) ? "66" : "unknown",
340 pci_clk_sel ? "sync" : "async",
341 pci_agent ? "agent" : "host",
Kumar Gala46814572009-11-04 10:31:53 -0600342 pci_arb ? "arbiter" : "external-arbiter",
Kumar Gala3f6f9d72010-12-17 10:13:19 -0600343 pci_info.regs);
Haiying Wang1563f562007-11-14 15:52:06 -0500344
Zhao Chenhuib0920722011-08-24 13:20:05 +0800345#ifndef CONFIG_PCI_PNP
346 pci1_hose.config_table = pci_mpc8568mds_config_table;
347#endif
Kumar Gala3f6f9d72010-12-17 10:13:19 -0600348 first_free_busno = fsl_pci_init_port(&pci_info,
Kumar Gala46814572009-11-04 10:31:53 -0600349 &pci1_hose, first_free_busno);
Haiying Wang1563f562007-11-14 15:52:06 -0500350 } else {
Peter Tyser8ca78f22010-10-29 17:59:24 -0500351 printf("PCI: disabled\n");
Haiying Wang1563f562007-11-14 15:52:06 -0500352 }
Kumar Gala46814572009-11-04 10:31:53 -0600353
354 puts("\n");
Haiying Wang1563f562007-11-14 15:52:06 -0500355#else
Kumar Gala46814572009-11-04 10:31:53 -0600356 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Haiying Wang1563f562007-11-14 15:52:06 -0500357#endif
358
Kumar Gala3f6f9d72010-12-17 10:13:19 -0600359 fsl_pcie_init_board(first_free_busno);
Andy Fleming67431052007-04-23 02:54:25 -0500360}
Haiying Wang1563f562007-11-14 15:52:06 -0500361#endif /* CONFIG_PCI */
362
Kumar Galac4808612007-11-29 01:06:19 -0600363#if defined(CONFIG_OF_BOARD_SETUP)
Kumar Gala2dba0de2008-10-21 08:28:33 -0500364void ft_board_setup(void *blob, bd_t *bd)
365{
Haiying Wang1563f562007-11-14 15:52:06 -0500366 ft_cpu_setup(blob, bd);
Haiying Wang1563f562007-11-14 15:52:06 -0500367
Kumar Gala6525d512010-07-08 22:37:44 -0500368 FT_FSL_PCI_SETUP;
Haiying Wang1563f562007-11-14 15:52:06 -0500369}
370#endif