blob: 616736f5c471d430ac6fce71deed6d8fd41c0606 [file] [log] [blame]
Marek Vasut18a00df2010-03-07 23:35:48 +01001/*
Marek Vasutf9054322010-07-22 16:51:52 +02002 * Voipac PXA270 Support
Marek Vasut18a00df2010-03-07 23:35:48 +01003 *
Marek Vasutf9054322010-07-22 16:51:52 +02004 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
Marek Vasut18a00df2010-03-07 23:35:48 +01005 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Marek Vasut18a00df2010-03-07 23:35:48 +01007 */
8
9#include <common.h>
10#include <asm/arch/hardware.h>
Marek Vasut5d877f42011-08-28 06:30:40 +020011#include <asm/arch/regs-mmc.h>
Marek Vasut4438a452011-11-26 11:17:32 +010012#include <asm/arch/pxa.h>
Marek Vasutc7e61332010-08-08 15:55:51 +020013#include <netdev.h>
Marek Vasut3ba8bf72010-09-09 09:50:39 +020014#include <serial.h>
15#include <asm/io.h>
Marek Vasut18a00df2010-03-07 23:35:48 +010016
17DECLARE_GLOBAL_DATA_PTR;
18
Marek Vasut18a00df2010-03-07 23:35:48 +010019/*
20 * Miscelaneous platform dependent initialisations
21 */
Marek Vasutf9054322010-07-22 16:51:52 +020022int board_init(void)
Marek Vasut18a00df2010-03-07 23:35:48 +010023{
Marek Vasut720a6502010-09-28 15:50:49 +020024 /* We have RAM, disable cache */
25 dcache_disable();
26 icache_disable();
27
Marek Vasut18a00df2010-03-07 23:35:48 +010028 /* memory and cpu-speed are setup before relocation */
29 /* so we do _nothing_ here */
30
Marek Vasutf9054322010-07-22 16:51:52 +020031 /* Arch number of vpac270 */
Marek Vasut18a00df2010-03-07 23:35:48 +010032 gd->bd->bi_arch_number = MACH_TYPE_VPAC270;
33
34 /* adress of boot parameters */
35 gd->bd->bi_boot_params = 0xa0000100;
36
37 return 0;
38}
39
Marek Vasutf9054322010-07-22 16:51:52 +020040int dram_init(void)
Marek Vasut18a00df2010-03-07 23:35:48 +010041{
Marek Vasut411b9ea2011-10-31 14:17:21 +010042#ifndef CONFIG_ONENAND
Marek Vasutf68d2a22011-11-26 11:18:57 +010043 pxa2xx_dram_init();
Marek Vasut411b9ea2011-10-31 14:17:21 +010044#endif
Marek Vasut6ef6eb92010-09-23 09:46:57 +020045 gd->ram_size = PHYS_SDRAM_1_SIZE;
Marek Vasut6ef6eb92010-09-23 09:46:57 +020046 return 0;
47}
48
49void dram_init_banksize(void)
50{
Marek Vasut18a00df2010-03-07 23:35:48 +010051 gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
Marek Vasut18a00df2010-03-07 23:35:48 +010052 gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
Marek Vasut18a00df2010-03-07 23:35:48 +010053
Marek Vasutf97e9c62010-10-03 18:27:36 +020054#ifdef CONFIG_RAM_256M
Marek Vasutf9054322010-07-22 16:51:52 +020055 gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
56 gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
57#endif
Marek Vasut18a00df2010-03-07 23:35:48 +010058}
59
Marek Vasut5d877f42011-08-28 06:30:40 +020060#ifdef CONFIG_CMD_MMC
61int board_mmc_init(bd_t *bis)
62{
63 pxa_mmc_register(0);
64 return 0;
65}
66#endif
67
Marek Vasutf9054322010-07-22 16:51:52 +020068#ifdef CONFIG_CMD_USB
Marek Vasut18a00df2010-03-07 23:35:48 +010069int usb_board_init(void)
70{
Marek Vasut3ba8bf72010-09-09 09:50:39 +020071 writel((UHCHR | UHCHR_PCPL | UHCHR_PSPL) &
72 ~(UHCHR_SSEP0 | UHCHR_SSEP1 | UHCHR_SSEP2 | UHCHR_SSE),
73 UHCHR);
Marek Vasut18a00df2010-03-07 23:35:48 +010074
Marek Vasut3ba8bf72010-09-09 09:50:39 +020075 writel(readl(UHCHR) | UHCHR_FSBIR, UHCHR);
Marek Vasut18a00df2010-03-07 23:35:48 +010076
Marek Vasut3ba8bf72010-09-09 09:50:39 +020077 while (readl(UHCHR) & UHCHR_FSBIR)
78 ;
Marek Vasut18a00df2010-03-07 23:35:48 +010079
Marek Vasut3ba8bf72010-09-09 09:50:39 +020080 writel(readl(UHCHR) & ~UHCHR_SSE, UHCHR);
81 writel((UHCHIE_UPRIE | UHCHIE_RWIE), UHCHIE);
Marek Vasut18a00df2010-03-07 23:35:48 +010082
83 /* Clear any OTG Pin Hold */
Marek Vasut3ba8bf72010-09-09 09:50:39 +020084 if (readl(PSSR) & PSSR_OTGPH)
85 writel(readl(PSSR) | PSSR_OTGPH, PSSR);
Marek Vasut18a00df2010-03-07 23:35:48 +010086
Marek Vasut3ba8bf72010-09-09 09:50:39 +020087 writel(readl(UHCRHDA) & ~(0x200), UHCRHDA);
88 writel(readl(UHCRHDA) | 0x100, UHCRHDA);
Marek Vasut18a00df2010-03-07 23:35:48 +010089
90 /* Set port power control mask bits, only 3 ports. */
Marek Vasut3ba8bf72010-09-09 09:50:39 +020091 writel(readl(UHCRHDB) | (0x7<<17), UHCRHDB);
Marek Vasut18a00df2010-03-07 23:35:48 +010092
93 /* enable port 2 */
Marek Vasut3ba8bf72010-09-09 09:50:39 +020094 writel(readl(UP2OCR) | UP2OCR_HXOE | UP2OCR_HXS |
95 UP2OCR_DMPDE | UP2OCR_DPPDE, UP2OCR);
Marek Vasut18a00df2010-03-07 23:35:48 +010096
97 return 0;
98}
99
100void usb_board_init_fail(void)
101{
102 return;
103}
104
105void usb_board_stop(void)
106{
Marek Vasut3ba8bf72010-09-09 09:50:39 +0200107 writel(readl(UHCHR) | UHCHR_FHR, UHCHR);
Marek Vasut18a00df2010-03-07 23:35:48 +0100108 udelay(11);
Marek Vasut3ba8bf72010-09-09 09:50:39 +0200109 writel(readl(UHCHR) & ~UHCHR_FHR, UHCHR);
Marek Vasut18a00df2010-03-07 23:35:48 +0100110
Marek Vasut3ba8bf72010-09-09 09:50:39 +0200111 writel(readl(UHCCOMS) | 1, UHCCOMS);
Marek Vasut18a00df2010-03-07 23:35:48 +0100112 udelay(10);
113
Marek Vasut3ba8bf72010-09-09 09:50:39 +0200114 writel(readl(CKEN) & ~CKEN10_USBHOST, CKEN);
Marek Vasut18a00df2010-03-07 23:35:48 +0100115
116 return;
117}
Marek Vasutf9054322010-07-22 16:51:52 +0200118#endif
Marek Vasut18a00df2010-03-07 23:35:48 +0100119
120#ifdef CONFIG_DRIVER_DM9000
121int board_eth_init(bd_t *bis)
122{
123 return dm9000_initialize(bis);
124}
125#endif