wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001 |
| 3 | * Erik Theisen, Wave 7 Optics, etheisen@mindspring.com. |
| 4 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame^] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #include <common.h> |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 9 | #include <command.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 10 | #include "w7o.h" |
| 11 | #include <asm/processor.h> |
| 12 | |
| 13 | #include "vpd.h" |
| 14 | #include "errors.h" |
| 15 | #include <watchdog.h> |
| 16 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 17 | unsigned long get_dram_size (void); |
Stefan Roese | bbeff30 | 2008-06-02 17:37:28 +0200 | [diff] [blame] | 18 | void sdram_init(void); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 19 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 20 | /* ------------------------------------------------------------------------- */ |
| 21 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 22 | int board_early_init_f (void) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 23 | { |
| 24 | #if defined(CONFIG_W7OLMG) |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 25 | /* |
| 26 | * Setup GPIO pins - reset devices. |
| 27 | */ |
Wolfgang Denk | 0c8721a | 2005-09-23 11:05:55 +0200 | [diff] [blame] | 28 | out32 (PPC405GP_GPIO0_ODR, 0x10000000); /* one open drain pin */ |
| 29 | out32 (PPC405GP_GPIO0_OR, 0x3E000000); /* set output pins to default */ |
| 30 | out32 (PPC405GP_GPIO0_TCR, 0x7f800000); /* setup for output */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 31 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 32 | /* |
| 33 | * IRQ 0-15 405GP internally generated; active high; level sensitive |
| 34 | * IRQ 16 405GP internally generated; active low; level sensitive |
| 35 | * IRQ 17-24 RESERVED |
| 36 | * IRQ 25 (EXT IRQ 0) XILINX; active low; level sensitive |
| 37 | * IRQ 26 (EXT IRQ 1) PCI INT A; active low; level sensitive |
| 38 | * IRQ 27 (EXT IRQ 2) PCI INT B; active low; level sensitive |
| 39 | * IRQ 28 (EXT IRQ 3) SAM 2; active low; level sensitive |
| 40 | * IRQ 29 (EXT IRQ 4) Battery Bad; active low; level sensitive |
| 41 | * IRQ 30 (EXT IRQ 5) Level One PHY; active low; level sensitive |
| 42 | * IRQ 31 (EXT IRQ 6) SAM 1; active high; level sensitive |
| 43 | */ |
Stefan Roese | 952e776 | 2009-09-24 09:55:50 +0200 | [diff] [blame] | 44 | mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */ |
| 45 | mtdcr (UIC0ER, 0x00000000); /* disable all ints */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 46 | |
Stefan Roese | 952e776 | 2009-09-24 09:55:50 +0200 | [diff] [blame] | 47 | mtdcr (UIC0CR, 0x00000000); /* set all to be non-critical */ |
| 48 | mtdcr (UIC0PR, 0xFFFFFF80); /* set int polarities */ |
| 49 | mtdcr (UIC0TR, 0x10000000); /* set int trigger levels */ |
| 50 | mtdcr (UIC0VCR, 0x00000001); /* set vect base=0, |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 51 | INT0 highest priority */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 52 | |
Stefan Roese | 952e776 | 2009-09-24 09:55:50 +0200 | [diff] [blame] | 53 | mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 54 | |
| 55 | #elif defined(CONFIG_W7OLMC) |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 56 | /* |
| 57 | * Setup GPIO pins |
| 58 | */ |
Wolfgang Denk | 0c8721a | 2005-09-23 11:05:55 +0200 | [diff] [blame] | 59 | out32 (PPC405GP_GPIO0_ODR, 0x01800000); /* XCV Done Open Drain */ |
| 60 | out32 (PPC405GP_GPIO0_OR, 0x03800000); /* set out pins to default */ |
| 61 | out32 (PPC405GP_GPIO0_TCR, 0x66C00000); /* setup for output */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 62 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 63 | /* |
| 64 | * IRQ 0-15 405GP internally generated; active high; level sensitive |
| 65 | * IRQ 16 405GP internally generated; active low; level sensitive |
| 66 | * IRQ 17-24 RESERVED |
| 67 | * IRQ 25 (EXT IRQ 0) DBE 0; active low; level sensitive |
| 68 | * IRQ 26 (EXT IRQ 1) DBE 1; active low; level sensitive |
| 69 | * IRQ 27 (EXT IRQ 2) DBE 2; active low; level sensitive |
| 70 | * IRQ 28 (EXT IRQ 3) DBE Common; active low; level sensitive |
| 71 | * IRQ 29 (EXT IRQ 4) PCI; active low; level sensitive |
| 72 | * IRQ 30 (EXT IRQ 5) RCMM Reset; active low; level sensitive |
| 73 | * IRQ 31 (EXT IRQ 6) PHY; active high; level sensitive |
| 74 | */ |
Stefan Roese | 952e776 | 2009-09-24 09:55:50 +0200 | [diff] [blame] | 75 | mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */ |
| 76 | mtdcr (UIC0ER, 0x00000000); /* disable all ints */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 77 | |
Stefan Roese | 952e776 | 2009-09-24 09:55:50 +0200 | [diff] [blame] | 78 | mtdcr (UIC0CR, 0x00000000); /* set all to be non-critical */ |
| 79 | mtdcr (UIC0PR, 0xFFFFFF80); /* set int polarities */ |
| 80 | mtdcr (UIC0TR, 0x10000000); /* set int trigger levels */ |
| 81 | mtdcr (UIC0VCR, 0x00000001); /* set vect base=0, |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 82 | INT0 highest priority */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 83 | |
Stefan Roese | 952e776 | 2009-09-24 09:55:50 +0200 | [diff] [blame] | 84 | mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 85 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 86 | #else /* Unknown */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 87 | # error "Unknown W7O board configuration" |
| 88 | #endif |
| 89 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 90 | WATCHDOG_RESET (); /* Reset the watchdog */ |
| 91 | temp_uart_init (); /* init the uart for debug */ |
| 92 | WATCHDOG_RESET (); /* Reset the watchdog */ |
| 93 | test_led (); /* test the LEDs */ |
| 94 | test_sdram (get_dram_size ()); /* test the dram */ |
| 95 | log_stat (ERR_POST1); /* log status,post1 complete */ |
| 96 | return 0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 97 | } |
| 98 | |
| 99 | |
| 100 | /* ------------------------------------------------------------------------- */ |
| 101 | |
| 102 | /* |
| 103 | * Check Board Identity: |
| 104 | */ |
| 105 | int checkboard (void) |
| 106 | { |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 107 | VPD vpd; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 108 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 109 | puts ("Board: "); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 110 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 111 | /* VPD data present in I2C EEPROM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 112 | if (vpd_get_data (CONFIG_SYS_DEF_EEPROM_ADDR, &vpd) == 0) { |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 113 | /* |
| 114 | * Known board type. |
| 115 | */ |
| 116 | if (vpd.productId[0] && |
| 117 | ((strncmp (vpd.productId, "GMM", 3) == 0) || |
| 118 | (strncmp (vpd.productId, "CMM", 3) == 0))) { |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 119 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 120 | /* Output board information on startup */ |
| 121 | printf ("\"%s\", revision '%c', serial# %ld, manufacturer %u\n", vpd.productId, vpd.revisionId, vpd.serialNum, vpd.manuID); |
| 122 | return (0); |
| 123 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 124 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 125 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 126 | puts ("### Unknown HW ID - assuming NOTHING\n"); |
| 127 | return (0); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 128 | } |
| 129 | |
| 130 | /* ------------------------------------------------------------------------- */ |
| 131 | |
Becky Bruce | 9973e3c | 2008-06-09 16:03:40 -0500 | [diff] [blame] | 132 | phys_size_t initdram (int board_type) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 133 | { |
Stefan Roese | bbeff30 | 2008-06-02 17:37:28 +0200 | [diff] [blame] | 134 | /* |
| 135 | * ToDo: Move the asm init routine sdram_init() to this C file, |
| 136 | * or even better use some common ppc4xx code available |
Stefan Roese | a47a12b | 2010-04-15 16:07:28 +0200 | [diff] [blame] | 137 | * in arch/powerpc/cpu/ppc4xx |
Stefan Roese | bbeff30 | 2008-06-02 17:37:28 +0200 | [diff] [blame] | 138 | */ |
| 139 | sdram_init(); |
| 140 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 141 | return get_dram_size (); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 142 | } |
| 143 | |
| 144 | unsigned long get_dram_size (void) |
| 145 | { |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 146 | int tmp, i, regs[4]; |
| 147 | int size = 0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 148 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 149 | /* Get bank Size registers */ |
Stefan Roese | 95b602b | 2009-09-24 13:59:57 +0200 | [diff] [blame] | 150 | mtdcr (SDRAM0_CFGADDR, SDRAM0_B0CR); /* get bank 0 config reg */ |
Stefan Roese | d1c3b27 | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 151 | regs[0] = mfdcr (SDRAM0_CFGDATA); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 152 | |
Stefan Roese | 95b602b | 2009-09-24 13:59:57 +0200 | [diff] [blame] | 153 | mtdcr (SDRAM0_CFGADDR, SDRAM0_B1CR); /* get bank 1 config reg */ |
Stefan Roese | d1c3b27 | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 154 | regs[1] = mfdcr (SDRAM0_CFGDATA); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 155 | |
Stefan Roese | 95b602b | 2009-09-24 13:59:57 +0200 | [diff] [blame] | 156 | mtdcr (SDRAM0_CFGADDR, SDRAM0_B2CR); /* get bank 2 config reg */ |
Stefan Roese | d1c3b27 | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 157 | regs[2] = mfdcr (SDRAM0_CFGDATA); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 158 | |
Stefan Roese | 95b602b | 2009-09-24 13:59:57 +0200 | [diff] [blame] | 159 | mtdcr (SDRAM0_CFGADDR, SDRAM0_B3CR); /* get bank 3 config reg */ |
Stefan Roese | d1c3b27 | 2009-09-09 16:25:29 +0200 | [diff] [blame] | 160 | regs[3] = mfdcr (SDRAM0_CFGDATA); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 161 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 162 | /* compute the size, add each bank if enabled */ |
| 163 | for (i = 0; i < 4; i++) { |
| 164 | if (regs[i] & 0x0001) { /* if enabled, */ |
| 165 | tmp = ((regs[i] >> (31 - 14)) & 0x7); /* get size bits */ |
| 166 | tmp = 0x400000 << tmp; /* Size bits X 4MB = size */ |
| 167 | size += tmp; |
| 168 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 169 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 170 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 171 | return size; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 172 | } |
| 173 | |
| 174 | int misc_init_f (void) |
| 175 | { |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 176 | return 0; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 177 | } |
| 178 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 179 | static void w7o_env_init (VPD * vpd) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 180 | { |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 181 | /* |
| 182 | * Read VPD |
| 183 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 184 | if (vpd_get_data (CONFIG_SYS_DEF_EEPROM_ADDR, vpd) != 0) |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 185 | return; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 186 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 187 | /* |
| 188 | * Known board type. |
| 189 | */ |
| 190 | if (vpd->productId[0] && |
| 191 | ((strncmp (vpd->productId, "GMM", 3) == 0) || |
| 192 | (strncmp (vpd->productId, "CMM", 3) == 0))) { |
| 193 | char buf[30]; |
| 194 | char *eth; |
Wolfgang Denk | 77ddac9 | 2005-10-13 16:45:02 +0200 | [diff] [blame] | 195 | char *serial = getenv ("serial#"); |
| 196 | char *ethaddr = getenv ("ethaddr"); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 197 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 198 | /* Set 'serial#' envvar if serial# isn't set */ |
| 199 | if (!serial) { |
| 200 | sprintf (buf, "%s-%ld", vpd->productId, |
| 201 | vpd->serialNum); |
| 202 | setenv ("serial#", buf); |
| 203 | } |
| 204 | |
| 205 | /* Set 'ethaddr' envvar if 'ethaddr' envvar is the default */ |
Wolfgang Denk | 77ddac9 | 2005-10-13 16:45:02 +0200 | [diff] [blame] | 206 | eth = (char *)(vpd->ethAddrs[0]); |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 207 | if (ethaddr |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 208 | && (strcmp(ethaddr, __stringify(CONFIG_ETHADDR)) == 0)) { |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 209 | /* Now setup ethaddr */ |
| 210 | sprintf (buf, "%02x:%02x:%02x:%02x:%02x:%02x", |
| 211 | eth[0], eth[1], eth[2], eth[3], eth[4], |
| 212 | eth[5]); |
| 213 | setenv ("ethaddr", buf); |
| 214 | } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 215 | } |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 216 | } /* w7o_env_init() */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 217 | |
| 218 | |
| 219 | int misc_init_r (void) |
| 220 | { |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 221 | VPD vpd; /* VPD information */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 222 | |
| 223 | #if defined(CONFIG_W7OLMG) |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 224 | unsigned long greg; /* GPIO Register */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 225 | |
Wolfgang Denk | 0c8721a | 2005-09-23 11:05:55 +0200 | [diff] [blame] | 226 | greg = in32 (PPC405GP_GPIO0_OR); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 227 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 228 | /* |
| 229 | * XXX - Unreset devices - this should be moved into VxWorks driver code |
| 230 | */ |
| 231 | greg |= 0x41800000L; /* SAM, PHY, Galileo */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 232 | |
Wolfgang Denk | 0c8721a | 2005-09-23 11:05:55 +0200 | [diff] [blame] | 233 | out32 (PPC405GP_GPIO0_OR, greg); /* set output pins to default */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 234 | #endif /* CONFIG_W7OLMG */ |
| 235 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 236 | /* |
| 237 | * Initialize W7O environment variables |
| 238 | */ |
| 239 | w7o_env_init (&vpd); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 240 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 241 | /* |
| 242 | * Initialize the FPGA(s). |
| 243 | */ |
| 244 | if (init_fpga () == 0) |
| 245 | test_fpga ((unsigned short *) CONFIG_FPGAS_BASE); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 246 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 247 | /* More POST testing. */ |
| 248 | post2 (); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 249 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 250 | /* Done with hardware initialization and POST. */ |
| 251 | log_stat (ERR_POSTOK); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 252 | |
wdenk | c83bf6a | 2004-01-06 22:38:14 +0000 | [diff] [blame] | 253 | /* Call silly, fail safe boot init routine */ |
| 254 | init_fsboot (); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 255 | |
| 256 | return (0); |
| 257 | } |