blob: c5e0339268e06f16ee3b68236644a3d9a532567b [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2001-2005
wdenkc6097192002-11-03 00:24:07 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00006 */
7
8/* ------------------------------------------------------------------------- */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
21
22#define CONFIG_MPC824X 1
23#define CONFIG_MPC8240 1
24#define CONFIG_SANDPOINT 1
25
Wolfgang Denk2ae18242010-10-06 09:05:45 +020026#define CONFIG_SYS_TEXT_BASE 0xFFF00000
Wolfgang Denkde550d62010-11-23 23:48:56 +010027#define CONFIG_SYS_LDSCRIPT "board/sandpoint/u-boot.lds"
Wolfgang Denk2ae18242010-10-06 09:05:45 +020028
wdenkc6097192002-11-03 00:24:07 +000029#if 0
30#define USE_DINK32 1
31#else
32#undef USE_DINK32
33#endif
34
35#define CONFIG_CONS_INDEX 1
wdenk149dded2003-09-10 18:20:28 +000036#define CONFIG_BAUDRATE 9600
37
38#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
39
40#define CONFIG_TIMESTAMP /* Print image info with timestamp */
41
42#define CONFIG_PREBOOT "echo;" \
43 "echo Type \"run net_nfs\" to mount root filesystem over NFS;" \
44 "echo"
45
46#undef CONFIG_BOOTARGS
47
48#define CONFIG_EXTRA_ENV_SETTINGS \
49 "netdev=eth0\0" \
50 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010051 "nfsroot=${serverip}:${rootpath}\0" \
wdenk149dded2003-09-10 18:20:28 +000052 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010053 "addip=setenv bootargs ${bootargs} " \
54 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
55 ":${hostname}:${netdev}:off panic=1\0" \
56 "net_self=tftp ${kernel_addr} ${bootfile};" \
57 "tftp ${ramdisk_addr} ${ramdisk};" \
wdenk149dded2003-09-10 18:20:28 +000058 "run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010059 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
60 "net_nfs=tftp ${kernel_addr} ${bootfile};" \
wdenk149dded2003-09-10 18:20:28 +000061 "run nfsargs addip;bootm\0" \
62 "rootpath=/opt/eldk/ppc_82xx\0" \
63 "bootfile=/tftpboot/SP8240/uImage\0" \
64 "ramdisk=/tftpboot/SP8240/uRamdisk\0" \
65 "kernel_addr=200000\0" \
66 "ramdisk_addr=400000\0" \
67 ""
68#define CONFIG_BOOTCOMMAND "run flash_self"
wdenkc6097192002-11-03 00:24:07 +000069
wdenkc6097192002-11-03 00:24:07 +000070
Jon Loeligerfe7f7822007-07-08 15:02:44 -050071/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -050072 * BOOTP options
73 */
74#define CONFIG_BOOTP_BOOTFILESIZE
75#define CONFIG_BOOTP_BOOTPATH
76#define CONFIG_BOOTP_GATEWAY
77#define CONFIG_BOOTP_HOSTNAME
78
79
80/*
Jon Loeligerfe7f7822007-07-08 15:02:44 -050081 * Command line configuration.
82 */
83#include <config_cmd_default.h>
84
85#define CONFIG_CMD_DHCP
86#define CONFIG_CMD_ELF
87#define CONFIG_CMD_I2C
88#define CONFIG_CMD_SDRAM
89#define CONFIG_CMD_EEPROM
90#define CONFIG_CMD_NFS
91#define CONFIG_CMD_PCI
92#define CONFIG_CMD_SNTP
93
wdenkc6097192002-11-03 00:24:07 +000094
wdenk149dded2003-09-10 18:20:28 +000095#define CONFIG_DRAM_SPEED 100 /* MHz */
wdenkc6097192002-11-03 00:24:07 +000096
97/*
98 * Miscellaneous configurable options
99 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
101#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
102#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
103#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
104#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
105#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
106#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
107#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkc6097192002-11-03 00:24:07 +0000108
109/*-----------------------------------------------------------------------
110 * PCI stuff
111 *-----------------------------------------------------------------------
112 */
113#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000114#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenkc6097192002-11-03 00:24:07 +0000115#undef CONFIG_PCI_PNP
116
wdenkc6097192002-11-03 00:24:07 +0000117
118#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkc6097192002-11-03 00:24:07 +0000120
121#define PCI_ENET0_IOADDR 0x80000000
122#define PCI_ENET0_MEMADDR 0x80000000
123#define PCI_ENET1_IOADDR 0x81000000
124#define PCI_ENET1_MEMADDR 0x81000000
125
126
127/*-----------------------------------------------------------------------
128 * Start addresses for the final memory configuration
129 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000131 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_SDRAM_BASE 0x00000000
133#define CONFIG_SYS_MAX_RAM_SIZE 0x10000000
wdenkc6097192002-11-03 00:24:07 +0000134
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenkc6097192002-11-03 00:24:07 +0000136
137#if defined (USE_DINK32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_MONITOR_LEN 0x00030000
139#define CONFIG_SYS_MONITOR_BASE 0x00090000
140#define CONFIG_SYS_RAMBOOT 1
141#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Wolfgang Denk553f0982010-10-26 13:32:32 +0200142#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200143#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc6097192002-11-03 00:24:07 +0000145#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#undef CONFIG_SYS_RAMBOOT
147#define CONFIG_SYS_MONITOR_LEN 0x00030000
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200148#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
wdenkc6097192002-11-03 00:24:07 +0000149
wdenkc6097192002-11-03 00:24:07 +0000150
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200152#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200153#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
wdenkc6097192002-11-03 00:24:07 +0000154
155#endif
156
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_FLASH_BASE 0xFFF00000
wdenkc6097192002-11-03 00:24:07 +0000158#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_FLASH_SIZE (512 * 1024) /* sandpoint has tiny eeprom */
wdenkc6097192002-11-03 00:24:07 +0000160#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_FLASH_SIZE (1024 * 1024) /* Unity has onboard 1MByte flash */
wdenkc6097192002-11-03 00:24:07 +0000162#endif
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200163#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200164#define CONFIG_ENV_OFFSET 0x00004000 /* Offset of Environment Sector */
165#define CONFIG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */
wdenkc6097192002-11-03 00:24:07 +0000166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
170#define CONFIG_SYS_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +0000171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_EUMB_ADDR 0xFC000000
wdenkc6097192002-11-03 00:24:07 +0000173
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_ISA_MEM 0xFD000000
175#define CONFIG_SYS_ISA_IO 0xFE000000
wdenkc6097192002-11-03 00:24:07 +0000176
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_FLASH_RANGE_BASE 0xFF000000 /* flash memory address range */
178#define CONFIG_SYS_FLASH_RANGE_SIZE 0x01000000
wdenkc6097192002-11-03 00:24:07 +0000179#define FLASH_BASE0_PRELIM 0xFFF00000 /* sandpoint flash */
180#define FLASH_BASE1_PRELIM 0xFF000000 /* PMC onboard flash */
181
182/*
183 * select i2c support configuration
184 *
185 * Supported configurations are {none, software, hardware} drivers.
186 * If the software driver is chosen, there are some additional
187 * configuration items that the driver uses to drive the port pins.
188 */
189#define CONFIG_HARD_I2C 1 /* To enable I2C support */
190#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
192#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenkc6097192002-11-03 00:24:07 +0000193
194#ifdef CONFIG_SOFT_I2C
195#error "Soft I2C is not configured properly. Please review!"
196#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
197#define I2C_ACTIVE (iop->pdir |= 0x00010000)
198#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
199#define I2C_READ ((iop->pdat & 0x00010000) != 0)
200#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
201 else iop->pdat &= ~0x00010000
202#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
203 else iop->pdat &= ~0x00020000
204#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
205#endif /* CONFIG_SOFT_I2C */
206
207
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
209#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
210#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 /* write page size */
211#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
wdenkc6097192002-11-03 00:24:07 +0000212
213
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_FLASH_BANKS { FLASH_BASE0_PRELIM , FLASH_BASE1_PRELIM }
wdenkc6097192002-11-03 00:24:07 +0000215
216/*-----------------------------------------------------------------------
217 * Definitions for initial stack pointer and data area (in DPRAM)
218 */
219
220
Wolfgang Denk57d6c582010-11-23 23:17:18 +0100221/* #define CONFIG_WINBOND_83C553 1 / *has a winbond bridge */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_USE_WINBOND_IDE 0 /*use winbond 83c553 internal IDE ctrlr */
223#define CONFIG_SYS_WINBOND_ISA_CFG_ADDR 0x80005800 /*pci-isa bridge config addr */
224#define CONFIG_SYS_WINBOND_IDE_CFG_ADDR 0x80005900 /*ide config addr */
wdenkc6097192002-11-03 00:24:07 +0000225
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
227#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
wdenkc6097192002-11-03 00:24:07 +0000228
229/*
230 * NS87308 Configuration
231 */
Jean-Christophe PLAGNIOL-VILLARD55d6d2d2008-08-13 01:40:40 +0200232#define CONFIG_NS87308 /* Nat Semi super-io controller on ISA bus */
wdenkc6097192002-11-03 00:24:07 +0000233
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_NS87308_BADDR_10 1
wdenkc6097192002-11-03 00:24:07 +0000235
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_NS87308_DEVS ( CONFIG_SYS_NS87308_UART1 | \
237 CONFIG_SYS_NS87308_UART2 | \
238 CONFIG_SYS_NS87308_POWRMAN | \
239 CONFIG_SYS_NS87308_RTC_APC )
wdenkc6097192002-11-03 00:24:07 +0000240
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#undef CONFIG_SYS_NS87308_PS2MOD
wdenkc6097192002-11-03 00:24:07 +0000242
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_NS87308_CS0_BASE 0x0076
244#define CONFIG_SYS_NS87308_CS0_CONF 0x30
245#define CONFIG_SYS_NS87308_CS1_BASE 0x0075
246#define CONFIG_SYS_NS87308_CS1_CONF 0x30
247#define CONFIG_SYS_NS87308_CS2_BASE 0x0074
248#define CONFIG_SYS_NS87308_CS2_CONF 0x30
wdenkc6097192002-11-03 00:24:07 +0000249
250/*
251 * NS16550 Configuration
252 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_NS16550
254#define CONFIG_SYS_NS16550_SERIAL
wdenkc6097192002-11-03 00:24:07 +0000255
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenkc6097192002-11-03 00:24:07 +0000257
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_NS16550_CLK 1843200
wdenkc6097192002-11-03 00:24:07 +0000259
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_ISA_IO + CONFIG_SYS_NS87308_UART1_BASE)
261#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_ISA_IO + CONFIG_SYS_NS87308_UART2_BASE)
wdenkc6097192002-11-03 00:24:07 +0000262
263/*
264 * Low Level Configuration Settings
265 * (address mappings, register initial values, etc.)
266 * You should know what you are doing if you make changes here.
267 */
268
269#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
wdenk7cb22f92003-12-27 19:24:54 +0000270#define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 1
wdenkc6097192002-11-03 00:24:07 +0000271
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_ROMNAL 7 /*rom/flash next access time */
273#define CONFIG_SYS_ROMFAL 11 /*rom/flash access time */
wdenkc6097192002-11-03 00:24:07 +0000274
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_REFINT 430 /* no of clock cycles between CBR refresh cycles */
wdenkc6097192002-11-03 00:24:07 +0000276
277/* the following are for SDRAM only*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_BSTOPRE 121 /* Burst To Precharge, sets open page interval */
279#define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
280#define CONFIG_SYS_RDLAT 4 /* data latency from read command */
281#define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */
282#define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
283#define CONFIG_SYS_ACTORW 3 /* Activate to R/W */
284#define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
285#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
286#define CONFIG_SYS_SDMODE_BURSTLEN 2 /* SDMODE Burst length 2=4, 3=8 */
wdenkc6097192002-11-03 00:24:07 +0000287
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
wdenkc6097192002-11-03 00:24:07 +0000289
290/* memory bank settings*/
291/*
292 * only bits 20-29 are actually used from these vales to set the
293 * start/end address the upper two bits will be 0, and the lower 20
294 * bits will be set to 0x00000 for a start address, or 0xfffff for an
295 * end address
296 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_BANK0_START 0x00000000
298#define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
299#define CONFIG_SYS_BANK0_ENABLE 1
300#define CONFIG_SYS_BANK1_START 0x3ff00000
301#define CONFIG_SYS_BANK1_END 0x3fffffff
302#define CONFIG_SYS_BANK1_ENABLE 0
303#define CONFIG_SYS_BANK2_START 0x3ff00000
304#define CONFIG_SYS_BANK2_END 0x3fffffff
305#define CONFIG_SYS_BANK2_ENABLE 0
306#define CONFIG_SYS_BANK3_START 0x3ff00000
307#define CONFIG_SYS_BANK3_END 0x3fffffff
308#define CONFIG_SYS_BANK3_ENABLE 0
309#define CONFIG_SYS_BANK4_START 0x00000000
310#define CONFIG_SYS_BANK4_END 0x00000000
311#define CONFIG_SYS_BANK4_ENABLE 0
312#define CONFIG_SYS_BANK5_START 0x00000000
313#define CONFIG_SYS_BANK5_END 0x00000000
314#define CONFIG_SYS_BANK5_ENABLE 0
315#define CONFIG_SYS_BANK6_START 0x00000000
316#define CONFIG_SYS_BANK6_END 0x00000000
317#define CONFIG_SYS_BANK6_ENABLE 0
318#define CONFIG_SYS_BANK7_START 0x00000000
319#define CONFIG_SYS_BANK7_END 0x00000000
320#define CONFIG_SYS_BANK7_ENABLE 0
wdenkc6097192002-11-03 00:24:07 +0000321/*
322 * Memory bank enable bitmask, specifying which of the banks defined above
323 are actually present. MSB is for bank #7, LSB is for bank #0.
324 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_BANK_ENABLE 0x01
wdenkc6097192002-11-03 00:24:07 +0000326
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#define CONFIG_SYS_ODCR 0xff /* configures line driver impedances, */
wdenkc6097192002-11-03 00:24:07 +0000328 /* see 8240 book for bit definitions */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
wdenkc6097192002-11-03 00:24:07 +0000330 /* currently accessed page in memory */
331 /* see 8240 book for details */
332
333/* SDRAM 0 - 256MB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
335#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000336
337/* stack in DCACHE @ 1GB (no backing mem) */
338#if defined(USE_DINK32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_IBAT1L (0x40000000 | BATL_PP_00 )
340#define CONFIG_SYS_IBAT1U (0x40000000 | BATU_BL_128K )
wdenkc6097192002-11-03 00:24:07 +0000341#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
343#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000344#endif
345
346/* PCI memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
348#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000349
350/* Flash, config addrs, etc */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
352#define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000353
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
355#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
356#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
357#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
358#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
359#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
360#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
361#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenkc6097192002-11-03 00:24:07 +0000362
363/*
364 * For booting Linux, the board info and command line data
365 * have to be in the first 8 MB of memory, since this is
366 * the maximum mapped by the Linux kernel during initialization.
367 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000369/*-----------------------------------------------------------------------
370 * FLASH organization
371 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200372#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
373#define CONFIG_SYS_MAX_FLASH_SECT 20 /* max number of sectors on one chip */
wdenkc6097192002-11-03 00:24:07 +0000374
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200375#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
376#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkc6097192002-11-03 00:24:07 +0000377
378/*-----------------------------------------------------------------------
379 * Cache Configuration
380 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */
Jon Loeligerfe7f7822007-07-08 15:02:44 -0500382#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenkc6097192002-11-03 00:24:07 +0000384#endif
385
wdenkc6097192002-11-03 00:24:07 +0000386/* values according to the manual */
387
388#define CONFIG_DRAM_50MHZ 1
389#define CONFIG_SDRAM_50MHZ
390
391#undef NR_8259_INTS
392#define NR_8259_INTS 1
393
394
395#define CONFIG_DISK_SPINUP_TIME 1000000
396
397
398#endif /* __CONFIG_H */