blob: af56604396c9e90db1de79e3d155adba967e5612 [file] [log] [blame]
Stelian Popd99a8ff2008-05-08 20:52:22 +02001/*
2 * (C) Copyright 2007-2008
Stelian Popc9e798d2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Stelian Popd99a8ff2008-05-08 20:52:22 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9261EK board.
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Stelian Popd99a8ff2008-05-08 20:52:22 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/* ARM asynchronous clock */
Xu, Hongf7aea462011-07-31 22:49:00 +000015#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
Achim Ehrlich7c966a82010-02-24 10:29:16 +010016#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* 18.432 MHz crystal */
Xu, Hongf7aea462011-07-31 22:49:00 +000017#define CONFIG_SYS_HZ 1000
Stelian Popd99a8ff2008-05-08 20:52:22 +020018
Xu, Hongf7aea462011-07-31 22:49:00 +000019#ifdef CONFIG_AT91SAM9G10
20#define CONFIG_AT91SAM9G10EK /* It's an Atmel AT91SAM9G10 EK*/
Sedji Gaouaou5ccc2d92009-06-25 17:04:15 +020021#else
Xu, Hongf7aea462011-07-31 22:49:00 +000022#define CONFIG_AT91SAM9261EK /* It's an Atmel AT91SAM9261 EK*/
Sedji Gaouaou5ccc2d92009-06-25 17:04:15 +020023#endif
Xu, Hongf7aea462011-07-31 22:49:00 +000024
25#include <asm/hardware.h>
26
Xu, Hongf7aea462011-07-31 22:49:00 +000027#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
28#define CONFIG_SETUP_MEMORY_TAGS
29#define CONFIG_INITRD_TAG
Stelian Popd99a8ff2008-05-08 20:52:22 +020030
31#define CONFIG_SKIP_LOWLEVEL_INIT
Stelian Popd99a8ff2008-05-08 20:52:22 +020032
Xu, Hongf7aea462011-07-31 22:49:00 +000033#define CONFIG_DISPLAY_CPUINFO
34
Bo Shendc3e30b2012-09-04 23:22:55 +000035#define CONFIG_OF_LIBFDT
36
Xu, Hongf7aea462011-07-31 22:49:00 +000037#define CONFIG_ATMEL_LEGACY
38#define CONFIG_SYS_TEXT_BASE 0x21f00000
39
Stelian Popd99a8ff2008-05-08 20:52:22 +020040/*
41 * Hardware drivers
42 */
Xu, Hongf7aea462011-07-31 22:49:00 +000043
44/* gpio */
45#define CONFIG_AT91_GPIO
46#define CONFIG_AT91_GPIO_PULLUP 1
47
48/* serial console */
49#define CONFIG_ATMEL_USART
50#define CONFIG_USART_BASE ATMEL_BASE_DBGU
51#define CONFIG_USART_ID ATMEL_ID_SYS
52#define CONFIG_BAUDRATE 115200
Stelian Popd99a8ff2008-05-08 20:52:22 +020053
Stelian Pop820f2a92008-05-08 14:52:30 +020054/* LCD */
Xu, Hongf7aea462011-07-31 22:49:00 +000055#define CONFIG_LCD
Stelian Pop820f2a92008-05-08 14:52:30 +020056#define LCD_BPP LCD_COLOR8
Xu, Hongf7aea462011-07-31 22:49:00 +000057#define CONFIG_LCD_LOGO
Stelian Pop820f2a92008-05-08 14:52:30 +020058#undef LCD_TEST_PATTERN
Xu, Hongf7aea462011-07-31 22:49:00 +000059#define CONFIG_LCD_INFO
60#define CONFIG_LCD_INFO_BELOW_LOGO
61#define CONFIG_SYS_WHITE_ON_BLACK
62#define CONFIG_ATMEL_LCD
Sedji Gaouaou5ccc2d92009-06-25 17:04:15 +020063#ifdef CONFIG_AT91SAM9261EK
Xu, Hongf7aea462011-07-31 22:49:00 +000064#define CONFIG_ATMEL_LCD_BGR555
Sedji Gaouaou5ccc2d92009-06-25 17:04:15 +020065#endif
Xu, Hongf7aea462011-07-31 22:49:00 +000066
67#define CONFIG_SYS_CONSOLE_IS_IN_ENV
Stelian Pop820f2a92008-05-08 14:52:30 +020068
Jean-Christophe PLAGNIOL-VILLARDa484b002009-03-21 21:08:00 +010069/* LED */
70#define CONFIG_AT91_LED
71#define CONFIG_RED_LED AT91_PIN_PA23 /* this is the power led */
72#define CONFIG_GREEN_LED AT91_PIN_PA13 /* this is the user1 led */
73#define CONFIG_YELLOW_LED AT91_PIN_PA14 /* this is the user2 led */
74
Stelian Popd99a8ff2008-05-08 20:52:22 +020075#define CONFIG_BOOTDELAY 3
76
Stelian Popd99a8ff2008-05-08 20:52:22 +020077/*
78 * BOOTP options
79 */
Xu, Hongf7aea462011-07-31 22:49:00 +000080#define CONFIG_BOOTP_BOOTFILESIZE
81#define CONFIG_BOOTP_BOOTPATH
82#define CONFIG_BOOTP_GATEWAY
83#define CONFIG_BOOTP_HOSTNAME
Stelian Popd99a8ff2008-05-08 20:52:22 +020084
85/*
86 * Command line configuration.
87 */
88#include <config_cmd_default.h>
89#undef CONFIG_CMD_BDI
Stelian Popd99a8ff2008-05-08 20:52:22 +020090#undef CONFIG_CMD_FPGA
Wolfgang Denk74de7ae2009-04-01 23:34:12 +020091#undef CONFIG_CMD_IMI
Stelian Popd99a8ff2008-05-08 20:52:22 +020092#undef CONFIG_CMD_IMLS
Wolfgang Denk74de7ae2009-04-01 23:34:12 +020093#undef CONFIG_CMD_LOADS
94#undef CONFIG_CMD_SOURCE
Stelian Popd99a8ff2008-05-08 20:52:22 +020095
Xu, Hongf7aea462011-07-31 22:49:00 +000096#define CONFIG_CMD_PING
97#define CONFIG_CMD_DHCP
98#define CONFIG_CMD_NAND
99#define CONFIG_CMD_USB
Stelian Popd99a8ff2008-05-08 20:52:22 +0200100
101/* SDRAM */
102#define CONFIG_NR_DRAM_BANKS 1
Xu, Hongf7aea462011-07-31 22:49:00 +0000103#define CONFIG_SYS_SDRAM_BASE 0x20000000
104#define CONFIG_SYS_SDRAM_SIZE 0x04000000
105#define CONFIG_SYS_INIT_SP_ADDR \
106 (ATMEL_BASE_SRAM + 0x1000 - GENERATED_GBL_DATA_SIZE)
Stelian Popd99a8ff2008-05-08 20:52:22 +0200107
108/* DataFlash */
Jean-Christophe PLAGNIOL-VILLARD4758ebd2009-03-27 23:26:44 +0100109#define CONFIG_ATMEL_DATAFLASH_SPI
Xu, Hongf7aea462011-07-31 22:49:00 +0000110#define CONFIG_HAS_DATAFLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_SPI_WRITE_TOUT (5*CONFIG_SYS_HZ)
112#define CONFIG_SYS_MAX_DATAFLASH_BANKS 2
113#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
114#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* CS3 */
Xu, Hongf7aea462011-07-31 22:49:00 +0000115#define AT91_SPI_CLK 15000000
116#define DATAFLASH_TCSS (0x1a << 16)
117#define DATAFLASH_TCHS (0x1 << 24)
Stelian Popd99a8ff2008-05-08 20:52:22 +0200118
119/* NAND flash */
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +0100120#ifdef CONFIG_CMD_NAND
121#define CONFIG_NAND_ATMEL
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_MAX_NAND_DEVICE 1
123#define CONFIG_SYS_NAND_BASE 0x40000000
Xu, Hongf7aea462011-07-31 22:49:00 +0000124#define CONFIG_SYS_NAND_DBW_8
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +0100125/* our ALE is AD22 */
126#define CONFIG_SYS_NAND_MASK_ALE (1 << 22)
127/* our CLE is AD21 */
128#define CONFIG_SYS_NAND_MASK_CLE (1 << 21)
129#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
130#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC15
Wolfgang Denk2eb99ca2009-07-18 21:52:24 +0200131
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +0100132#endif
Stelian Popd99a8ff2008-05-08 20:52:22 +0200133
134/* NOR flash - no real flash on this board */
Xu, Hongf7aea462011-07-31 22:49:00 +0000135#define CONFIG_SYS_NO_FLASH
Stelian Popd99a8ff2008-05-08 20:52:22 +0200136
137/* Ethernet */
Xu, Hongf7aea462011-07-31 22:49:00 +0000138#define CONFIG_DRIVER_DM9000
Stelian Popd99a8ff2008-05-08 20:52:22 +0200139#define CONFIG_DM9000_BASE 0x30000000
140#define DM9000_IO CONFIG_DM9000_BASE
141#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
Xu, Hongf7aea462011-07-31 22:49:00 +0000142#define CONFIG_DM9000_USE_16BIT
143#define CONFIG_DM9000_NO_SROM
Stelian Popd99a8ff2008-05-08 20:52:22 +0200144#define CONFIG_NET_RETRY_COUNT 20
Xu, Hongf7aea462011-07-31 22:49:00 +0000145#define CONFIG_RESET_PHY_R
Stelian Popd99a8ff2008-05-08 20:52:22 +0200146
147/* USB */
Jean-Christophe PLAGNIOL-VILLARD2b7178a2009-03-27 23:26:44 +0100148#define CONFIG_USB_ATMEL
Xu, Hongf7aea462011-07-31 22:49:00 +0000149#define CONFIG_USB_OHCI_NEW
150#define CONFIG_DOS_PARTITION
151#define CONFIG_SYS_USB_OHCI_CPU_INIT
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000 /* AT91SAM9261_UHP_BASE */
Sedji Gaouaou5ccc2d92009-06-25 17:04:15 +0200153#ifdef CONFIG_AT91SAM9G10EK
154#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9g10"
155#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9261"
Sedji Gaouaou5ccc2d92009-06-25 17:04:15 +0200157#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Xu, Hongf7aea462011-07-31 22:49:00 +0000159#define CONFIG_USB_STORAGE
160#define CONFIG_CMD_FAT
Stelian Popd99a8ff2008-05-08 20:52:22 +0200161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Stelian Popd99a8ff2008-05-08 20:52:22 +0200163
Xu, Hongf7aea462011-07-31 22:49:00 +0000164#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_MEMTEST_END 0x23e00000
Stelian Popd99a8ff2008-05-08 20:52:22 +0200166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#ifdef CONFIG_SYS_USE_DATAFLASH_CS0
Stelian Popd99a8ff2008-05-08 20:52:22 +0200168
169/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Xu, Hongf7aea462011-07-31 22:49:00 +0000170#define CONFIG_ENV_IS_IN_DATAFLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
Nicolas Ferre89a7a872008-12-06 13:11:14 +0100172#define CONFIG_ENV_OFFSET 0x4200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200174#define CONFIG_ENV_SIZE 0x4200
Alexandre Bellonie139cb32012-07-02 04:26:58 +0000175#define CONFIG_BOOTCOMMAND "cp.b 0xC0084000 0x22000000 0x210000; bootm"
Stelian Popd99a8ff2008-05-08 20:52:22 +0200176#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
177 "root=/dev/mtdblock0 " \
Albin Tonnerre918319c2009-07-22 18:30:03 +0200178 "mtdparts=atmel_nand:-(root) " \
Stelian Popd99a8ff2008-05-08 20:52:22 +0200179 "rw rootfstype=jffs2"
180
Nicolas Ferre89a7a872008-12-06 13:11:14 +0100181#elif CONFIG_SYS_USE_DATAFLASH_CS3
182
183/* bootstrap + u-boot + env + linux in dataflash on CS3 */
Xu, Hongf7aea462011-07-31 22:49:00 +0000184#define CONFIG_ENV_IS_IN_DATAFLASH
Nicolas Ferre89a7a872008-12-06 13:11:14 +0100185#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 + 0x8400)
186#define CONFIG_ENV_OFFSET 0x4200
187#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 + CONFIG_ENV_OFFSET)
188#define CONFIG_ENV_SIZE 0x4200
Alexandre Bellonie139cb32012-07-02 04:26:58 +0000189#define CONFIG_BOOTCOMMAND "cp.b 0xD0084000 0x22000000 0x210000; bootm"
Nicolas Ferre89a7a872008-12-06 13:11:14 +0100190#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
191 "root=/dev/mtdblock0 " \
Albin Tonnerre918319c2009-07-22 18:30:03 +0200192 "mtdparts=atmel_nand:-(root) " \
Nicolas Ferre89a7a872008-12-06 13:11:14 +0100193 "rw rootfstype=jffs2"
194
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#else /* CONFIG_SYS_USE_NANDFLASH */
Stelian Popd99a8ff2008-05-08 20:52:22 +0200196
197/* bootstrap + u-boot + env + linux in nandflash */
Xu, Hongf7aea462011-07-31 22:49:00 +0000198#define CONFIG_ENV_IS_IN_NAND
Bo Shen0c58cfa2013-02-20 00:16:25 +0000199#define CONFIG_ENV_OFFSET 0xc0000
200#define CONFIG_ENV_OFFSET_REDUND 0x100000
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200201#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
Bo Shen0c58cfa2013-02-20 00:16:25 +0000202#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm"
203#define CONFIG_BOOTARGS \
204 "console=ttyS0,115200 earlyprintk " \
205 "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
206 "256k(env),256k(env_redundant),256k(spare)," \
207 "512k(dtb),6M(kernel)ro,-(rootfs) " \
208 "root=/dev/mtdblock7 rw rootfstype=jffs2"
Stelian Popd99a8ff2008-05-08 20:52:22 +0200209#endif
210
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_PROMPT "U-Boot> "
212#define CONFIG_SYS_CBSIZE 256
213#define CONFIG_SYS_MAXARGS 16
214#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
Xu, Hongf7aea462011-07-31 22:49:00 +0000215#define CONFIG_SYS_LONGHELP
216#define CONFIG_CMDLINE_EDITING
Alexandre Bellonie139cb32012-07-02 04:26:58 +0000217#define CONFIG_AUTO_COMPLETE
Stelian Popd99a8ff2008-05-08 20:52:22 +0200218
Stelian Popd99a8ff2008-05-08 20:52:22 +0200219/*
220 * Size of malloc() pool
221 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
Stelian Popd99a8ff2008-05-08 20:52:22 +0200223
Stelian Popd99a8ff2008-05-08 20:52:22 +0200224#endif